Line data Source code
1 : // SPDX-License-Identifier: GPL-2.0
2 : /*
3 : * This file contains work-arounds for many known PCI hardware bugs.
4 : * Devices present only on certain architectures (host bridges et cetera)
5 : * should be handled in arch-specific code.
6 : *
7 : * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 : *
9 : * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 : *
11 : * Init/reset quirks for USB host controllers should be in the USB quirks
12 : * file, where their drivers can use them.
13 : */
14 :
15 : #include <linux/bitfield.h>
16 : #include <linux/types.h>
17 : #include <linux/kernel.h>
18 : #include <linux/export.h>
19 : #include <linux/pci.h>
20 : #include <linux/isa-dma.h> /* isa_dma_bridge_buggy */
21 : #include <linux/init.h>
22 : #include <linux/delay.h>
23 : #include <linux/acpi.h>
24 : #include <linux/dmi.h>
25 : #include <linux/ioport.h>
26 : #include <linux/sched.h>
27 : #include <linux/ktime.h>
28 : #include <linux/mm.h>
29 : #include <linux/nvme.h>
30 : #include <linux/platform_data/x86/apple.h>
31 : #include <linux/pm_runtime.h>
32 : #include <linux/suspend.h>
33 : #include <linux/switchtec.h>
34 : #include "pci.h"
35 :
36 0 : static ktime_t fixup_debug_start(struct pci_dev *dev,
37 : void (*fn)(struct pci_dev *dev))
38 : {
39 0 : if (initcall_debug)
40 0 : pci_info(dev, "calling %pS @ %i\n", fn, task_pid_nr(current));
41 :
42 0 : return ktime_get();
43 : }
44 :
45 0 : static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
46 : void (*fn)(struct pci_dev *dev))
47 : {
48 : ktime_t delta, rettime;
49 : unsigned long long duration;
50 :
51 0 : rettime = ktime_get();
52 0 : delta = ktime_sub(rettime, calltime);
53 0 : duration = (unsigned long long) ktime_to_ns(delta) >> 10;
54 0 : if (initcall_debug || duration > 10000)
55 0 : pci_info(dev, "%pS took %lld usecs\n", fn, duration);
56 0 : }
57 :
58 0 : static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
59 : struct pci_fixup *end)
60 : {
61 : ktime_t calltime;
62 :
63 0 : for (; f < end; f++)
64 0 : if ((f->class == (u32) (dev->class >> f->class_shift) ||
65 0 : f->class == (u32) PCI_ANY_ID) &&
66 0 : (f->vendor == dev->vendor ||
67 0 : f->vendor == (u16) PCI_ANY_ID) &&
68 0 : (f->device == dev->device ||
69 : f->device == (u16) PCI_ANY_ID)) {
70 : void (*hook)(struct pci_dev *dev);
71 : #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
72 : hook = offset_to_ptr(&f->hook_offset);
73 : #else
74 0 : hook = f->hook;
75 : #endif
76 0 : calltime = fixup_debug_start(dev, hook);
77 0 : hook(dev);
78 0 : fixup_debug_report(dev, calltime, hook);
79 : }
80 0 : }
81 :
82 : extern struct pci_fixup __start_pci_fixups_early[];
83 : extern struct pci_fixup __end_pci_fixups_early[];
84 : extern struct pci_fixup __start_pci_fixups_header[];
85 : extern struct pci_fixup __end_pci_fixups_header[];
86 : extern struct pci_fixup __start_pci_fixups_final[];
87 : extern struct pci_fixup __end_pci_fixups_final[];
88 : extern struct pci_fixup __start_pci_fixups_enable[];
89 : extern struct pci_fixup __end_pci_fixups_enable[];
90 : extern struct pci_fixup __start_pci_fixups_resume[];
91 : extern struct pci_fixup __end_pci_fixups_resume[];
92 : extern struct pci_fixup __start_pci_fixups_resume_early[];
93 : extern struct pci_fixup __end_pci_fixups_resume_early[];
94 : extern struct pci_fixup __start_pci_fixups_suspend[];
95 : extern struct pci_fixup __end_pci_fixups_suspend[];
96 : extern struct pci_fixup __start_pci_fixups_suspend_late[];
97 : extern struct pci_fixup __end_pci_fixups_suspend_late[];
98 :
99 : static bool pci_apply_fixup_final_quirks;
100 :
101 0 : void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
102 : {
103 : struct pci_fixup *start, *end;
104 :
105 0 : switch (pass) {
106 : case pci_fixup_early:
107 : start = __start_pci_fixups_early;
108 : end = __end_pci_fixups_early;
109 : break;
110 :
111 : case pci_fixup_header:
112 0 : start = __start_pci_fixups_header;
113 0 : end = __end_pci_fixups_header;
114 0 : break;
115 :
116 : case pci_fixup_final:
117 0 : if (!pci_apply_fixup_final_quirks)
118 : return;
119 : start = __start_pci_fixups_final;
120 : end = __end_pci_fixups_final;
121 : break;
122 :
123 : case pci_fixup_enable:
124 0 : start = __start_pci_fixups_enable;
125 0 : end = __end_pci_fixups_enable;
126 0 : break;
127 :
128 : case pci_fixup_resume:
129 0 : start = __start_pci_fixups_resume;
130 0 : end = __end_pci_fixups_resume;
131 0 : break;
132 :
133 : case pci_fixup_resume_early:
134 0 : start = __start_pci_fixups_resume_early;
135 0 : end = __end_pci_fixups_resume_early;
136 0 : break;
137 :
138 : case pci_fixup_suspend:
139 0 : start = __start_pci_fixups_suspend;
140 0 : end = __end_pci_fixups_suspend;
141 0 : break;
142 :
143 : case pci_fixup_suspend_late:
144 0 : start = __start_pci_fixups_suspend_late;
145 0 : end = __end_pci_fixups_suspend_late;
146 0 : break;
147 :
148 : default:
149 : /* stupid compiler warning, you would think with an enum... */
150 : return;
151 : }
152 0 : pci_do_fixups(dev, start, end);
153 : }
154 : EXPORT_SYMBOL(pci_fixup_device);
155 :
156 1 : static int __init pci_apply_final_quirks(void)
157 : {
158 1 : struct pci_dev *dev = NULL;
159 1 : u8 cls = 0;
160 : u8 tmp;
161 :
162 1 : if (pci_cache_line_size)
163 0 : pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2);
164 :
165 1 : pci_apply_fixup_final_quirks = true;
166 2 : for_each_pci_dev(dev) {
167 0 : pci_fixup_device(pci_fixup_final, dev);
168 : /*
169 : * If arch hasn't set it explicitly yet, use the CLS
170 : * value shared by all PCI devices. If there's a
171 : * mismatch, fall back to the default value.
172 : */
173 0 : if (!pci_cache_line_size) {
174 0 : pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
175 0 : if (!cls)
176 0 : cls = tmp;
177 0 : if (!tmp || cls == tmp)
178 0 : continue;
179 :
180 0 : pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n",
181 : cls << 2, tmp << 2,
182 : pci_dfl_cache_line_size << 2);
183 0 : pci_cache_line_size = pci_dfl_cache_line_size;
184 : }
185 : }
186 :
187 1 : if (!pci_cache_line_size) {
188 1 : pr_info("PCI: CLS %u bytes, default %u\n", cls << 2,
189 : pci_dfl_cache_line_size << 2);
190 1 : pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
191 : }
192 :
193 1 : return 0;
194 : }
195 : fs_initcall_sync(pci_apply_final_quirks);
196 :
197 : /*
198 : * Decoding should be disabled for a PCI device during BAR sizing to avoid
199 : * conflict. But doing so may cause problems on host bridge and perhaps other
200 : * key system devices. For devices that need to have mmio decoding always-on,
201 : * we need to set the dev->mmio_always_on bit.
202 : */
203 0 : static void quirk_mmio_always_on(struct pci_dev *dev)
204 : {
205 0 : dev->mmio_always_on = 1;
206 0 : }
207 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
208 : PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
209 :
210 : /*
211 : * The Mellanox Tavor device gives false positive parity errors. Disable
212 : * parity error reporting.
213 : */
214 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, pci_disable_parity);
215 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, pci_disable_parity);
216 :
217 : /*
218 : * Deal with broken BIOSes that neglect to enable passive release,
219 : * which can cause problems in combination with the 82441FX/PPro MTRRs
220 : */
221 0 : static void quirk_passive_release(struct pci_dev *dev)
222 : {
223 0 : struct pci_dev *d = NULL;
224 : unsigned char dlc;
225 :
226 : /*
227 : * We have to make sure a particular bit is set in the PIIX3
228 : * ISA bridge, so we have to go out and find it.
229 : */
230 0 : while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
231 0 : pci_read_config_byte(d, 0x82, &dlc);
232 0 : if (!(dlc & 1<<1)) {
233 0 : pci_info(d, "PIIX3: Enabling Passive Release\n");
234 0 : dlc |= 1<<1;
235 0 : pci_write_config_byte(d, 0x82, dlc);
236 : }
237 : }
238 0 : }
239 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
240 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
241 :
242 : #ifdef CONFIG_X86_32
243 : /*
244 : * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
245 : * workaround but VIA don't answer queries. If you happen to have good
246 : * contacts at VIA ask them for me please -- Alan
247 : *
248 : * This appears to be BIOS not version dependent. So presumably there is a
249 : * chipset level fix.
250 : */
251 : static void quirk_isa_dma_hangs(struct pci_dev *dev)
252 : {
253 : if (!isa_dma_bridge_buggy) {
254 : isa_dma_bridge_buggy = 1;
255 : pci_info(dev, "Activating ISA DMA hang workarounds\n");
256 : }
257 : }
258 : /*
259 : * It's not totally clear which chipsets are the problematic ones. We know
260 : * 82C586 and 82C596 variants are affected.
261 : */
262 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
263 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
264 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
265 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
266 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
267 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
268 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
269 : #endif
270 :
271 : /*
272 : * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
273 : * for some HT machines to use C4 w/o hanging.
274 : */
275 0 : static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
276 : {
277 : u32 pmbase;
278 : u16 pm1a;
279 :
280 0 : pci_read_config_dword(dev, 0x40, &pmbase);
281 0 : pmbase = pmbase & 0xff80;
282 0 : pm1a = inw(pmbase);
283 :
284 0 : if (pm1a & 0x10) {
285 0 : pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
286 0 : outw(0x10, pmbase);
287 : }
288 0 : }
289 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
290 :
291 : /* Chipsets where PCI->PCI transfers vanish or hang */
292 0 : static void quirk_nopcipci(struct pci_dev *dev)
293 : {
294 0 : if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
295 0 : pci_info(dev, "Disabling direct PCI/PCI transfers\n");
296 0 : pci_pci_problems |= PCIPCI_FAIL;
297 : }
298 0 : }
299 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
300 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
301 :
302 0 : static void quirk_nopciamd(struct pci_dev *dev)
303 : {
304 : u8 rev;
305 0 : pci_read_config_byte(dev, 0x08, &rev);
306 0 : if (rev == 0x13) {
307 : /* Erratum 24 */
308 0 : pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
309 0 : pci_pci_problems |= PCIAGP_FAIL;
310 : }
311 0 : }
312 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
313 :
314 : /* Triton requires workarounds to be used by the drivers */
315 0 : static void quirk_triton(struct pci_dev *dev)
316 : {
317 0 : if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
318 0 : pci_info(dev, "Limiting direct PCI/PCI transfers\n");
319 0 : pci_pci_problems |= PCIPCI_TRITON;
320 : }
321 0 : }
322 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
323 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
324 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
325 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
326 :
327 : /*
328 : * VIA Apollo KT133 needs PCI latency patch
329 : * Made according to a Windows driver-based patch by George E. Breese;
330 : * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
331 : * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
332 : * which Mr Breese based his work.
333 : *
334 : * Updated based on further information from the site and also on
335 : * information provided by VIA
336 : */
337 0 : static void quirk_vialatency(struct pci_dev *dev)
338 : {
339 : struct pci_dev *p;
340 : u8 busarb;
341 :
342 : /*
343 : * Ok, we have a potential problem chipset here. Now see if we have
344 : * a buggy southbridge.
345 : */
346 0 : p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
347 0 : if (p != NULL) {
348 :
349 : /*
350 : * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
351 : * thanks Dan Hollis.
352 : * Check for buggy part revisions
353 : */
354 0 : if (p->revision < 0x40 || p->revision > 0x42)
355 : goto exit;
356 : } else {
357 0 : p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
358 0 : if (p == NULL) /* No problem parts */
359 : goto exit;
360 :
361 : /* Check for buggy part revisions */
362 0 : if (p->revision < 0x10 || p->revision > 0x12)
363 : goto exit;
364 : }
365 :
366 : /*
367 : * Ok we have the problem. Now set the PCI master grant to occur
368 : * every master grant. The apparent bug is that under high PCI load
369 : * (quite common in Linux of course) you can get data loss when the
370 : * CPU is held off the bus for 3 bus master requests. This happens
371 : * to include the IDE controllers....
372 : *
373 : * VIA only apply this fix when an SB Live! is present but under
374 : * both Linux and Windows this isn't enough, and we have seen
375 : * corruption without SB Live! but with things like 3 UDMA IDE
376 : * controllers. So we ignore that bit of the VIA recommendation..
377 : */
378 0 : pci_read_config_byte(dev, 0x76, &busarb);
379 :
380 : /*
381 : * Set bit 4 and bit 5 of byte 76 to 0x01
382 : * "Master priority rotation on every PCI master grant"
383 : */
384 0 : busarb &= ~(1<<5);
385 0 : busarb |= (1<<4);
386 0 : pci_write_config_byte(dev, 0x76, busarb);
387 0 : pci_info(dev, "Applying VIA southbridge workaround\n");
388 : exit:
389 0 : pci_dev_put(p);
390 0 : }
391 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
392 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
393 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
394 : /* Must restore this on a resume from RAM */
395 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
396 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
397 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
398 :
399 : /* VIA Apollo VP3 needs ETBF on BT848/878 */
400 0 : static void quirk_viaetbf(struct pci_dev *dev)
401 : {
402 0 : if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
403 0 : pci_info(dev, "Limiting direct PCI/PCI transfers\n");
404 0 : pci_pci_problems |= PCIPCI_VIAETBF;
405 : }
406 0 : }
407 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
408 :
409 0 : static void quirk_vsfx(struct pci_dev *dev)
410 : {
411 0 : if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
412 0 : pci_info(dev, "Limiting direct PCI/PCI transfers\n");
413 0 : pci_pci_problems |= PCIPCI_VSFX;
414 : }
415 0 : }
416 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
417 :
418 : /*
419 : * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
420 : * space. Latency must be set to 0xA and Triton workaround applied too.
421 : * [Info kindly provided by ALi]
422 : */
423 0 : static void quirk_alimagik(struct pci_dev *dev)
424 : {
425 0 : if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
426 0 : pci_info(dev, "Limiting direct PCI/PCI transfers\n");
427 0 : pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
428 : }
429 0 : }
430 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
431 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
432 :
433 : /* Natoma has some interesting boundary conditions with Zoran stuff at least */
434 0 : static void quirk_natoma(struct pci_dev *dev)
435 : {
436 0 : if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
437 0 : pci_info(dev, "Limiting direct PCI/PCI transfers\n");
438 0 : pci_pci_problems |= PCIPCI_NATOMA;
439 : }
440 0 : }
441 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
442 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
443 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
444 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
445 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
446 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
447 :
448 : /*
449 : * This chip can cause PCI parity errors if config register 0xA0 is read
450 : * while DMAs are occurring.
451 : */
452 0 : static void quirk_citrine(struct pci_dev *dev)
453 : {
454 0 : dev->cfg_size = 0xA0;
455 0 : }
456 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
457 :
458 : /*
459 : * This chip can cause bus lockups if config addresses above 0x600
460 : * are read or written.
461 : */
462 0 : static void quirk_nfp6000(struct pci_dev *dev)
463 : {
464 0 : dev->cfg_size = 0x600;
465 0 : }
466 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
467 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
468 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
469 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
470 :
471 : /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
472 0 : static void quirk_extend_bar_to_page(struct pci_dev *dev)
473 : {
474 : int i;
475 :
476 0 : for (i = 0; i < PCI_STD_NUM_BARS; i++) {
477 0 : struct resource *r = &dev->resource[i];
478 :
479 0 : if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
480 0 : r->end = PAGE_SIZE - 1;
481 0 : r->start = 0;
482 0 : r->flags |= IORESOURCE_UNSET;
483 0 : pci_info(dev, "expanded BAR %d to page size: %pR\n",
484 : i, r);
485 : }
486 : }
487 0 : }
488 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
489 :
490 : /*
491 : * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
492 : * If it's needed, re-allocate the region.
493 : */
494 0 : static void quirk_s3_64M(struct pci_dev *dev)
495 : {
496 0 : struct resource *r = &dev->resource[0];
497 :
498 0 : if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
499 0 : r->flags |= IORESOURCE_UNSET;
500 0 : r->start = 0;
501 0 : r->end = 0x3ffffff;
502 : }
503 0 : }
504 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
505 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
506 :
507 0 : static void quirk_io(struct pci_dev *dev, int pos, unsigned int size,
508 : const char *name)
509 : {
510 : u32 region;
511 : struct pci_bus_region bus_region;
512 0 : struct resource *res = dev->resource + pos;
513 :
514 0 : pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), ®ion);
515 :
516 0 : if (!region)
517 0 : return;
518 :
519 0 : res->name = pci_name(dev);
520 0 : res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
521 0 : res->flags |=
522 : (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
523 0 : region &= ~(size - 1);
524 :
525 : /* Convert from PCI bus to resource space */
526 0 : bus_region.start = region;
527 0 : bus_region.end = region + size - 1;
528 0 : pcibios_bus_to_resource(dev->bus, res, &bus_region);
529 :
530 0 : pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
531 : name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
532 : }
533 :
534 : /*
535 : * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
536 : * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
537 : * BAR0 should be 8 bytes; instead, it may be set to something like 8k
538 : * (which conflicts w/ BAR1's memory range).
539 : *
540 : * CS553x's ISA PCI BARs may also be read-only (ref:
541 : * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
542 : */
543 0 : static void quirk_cs5536_vsa(struct pci_dev *dev)
544 : {
545 : static char *name = "CS5536 ISA bridge";
546 :
547 0 : if (pci_resource_len(dev, 0) != 8) {
548 0 : quirk_io(dev, 0, 8, name); /* SMB */
549 0 : quirk_io(dev, 1, 256, name); /* GPIO */
550 0 : quirk_io(dev, 2, 64, name); /* MFGPT */
551 0 : pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
552 : name);
553 : }
554 0 : }
555 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
556 :
557 0 : static void quirk_io_region(struct pci_dev *dev, int port,
558 : unsigned int size, int nr, const char *name)
559 : {
560 : u16 region;
561 : struct pci_bus_region bus_region;
562 0 : struct resource *res = dev->resource + nr;
563 :
564 0 : pci_read_config_word(dev, port, ®ion);
565 0 : region &= ~(size - 1);
566 :
567 0 : if (!region)
568 0 : return;
569 :
570 0 : res->name = pci_name(dev);
571 0 : res->flags = IORESOURCE_IO;
572 :
573 : /* Convert from PCI bus to resource space */
574 0 : bus_region.start = region;
575 0 : bus_region.end = region + size - 1;
576 0 : pcibios_bus_to_resource(dev->bus, res, &bus_region);
577 :
578 0 : if (!pci_claim_resource(dev, nr))
579 0 : pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
580 : }
581 :
582 : /*
583 : * ATI Northbridge setups MCE the processor if you even read somewhere
584 : * between 0x3b0->0x3bb or read 0x3d3
585 : */
586 0 : static void quirk_ati_exploding_mce(struct pci_dev *dev)
587 : {
588 0 : pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
589 : /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
590 0 : request_region(0x3b0, 0x0C, "RadeonIGP");
591 0 : request_region(0x3d3, 0x01, "RadeonIGP");
592 0 : }
593 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
594 :
595 : /*
596 : * In the AMD NL platform, this device ([1022:7912]) has a class code of
597 : * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
598 : * claim it.
599 : *
600 : * But the dwc3 driver is a more specific driver for this device, and we'd
601 : * prefer to use it instead of xhci. To prevent xhci from claiming the
602 : * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
603 : * defines as "USB device (not host controller)". The dwc3 driver can then
604 : * claim it based on its Vendor and Device ID.
605 : */
606 0 : static void quirk_amd_nl_class(struct pci_dev *pdev)
607 : {
608 0 : u32 class = pdev->class;
609 :
610 : /* Use "USB Device (not host controller)" class */
611 0 : pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
612 0 : pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
613 : class, pdev->class);
614 0 : }
615 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
616 : quirk_amd_nl_class);
617 :
618 : /*
619 : * Synopsys USB 3.x host HAPS platform has a class code of
620 : * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it. However, these
621 : * devices should use dwc3-haps driver. Change these devices' class code to
622 : * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming
623 : * them.
624 : */
625 0 : static void quirk_synopsys_haps(struct pci_dev *pdev)
626 : {
627 0 : u32 class = pdev->class;
628 :
629 0 : switch (pdev->device) {
630 : case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3:
631 : case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI:
632 : case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31:
633 0 : pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
634 0 : pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
635 : class, pdev->class);
636 0 : break;
637 : }
638 0 : }
639 : DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID,
640 : PCI_CLASS_SERIAL_USB_XHCI, 0,
641 : quirk_synopsys_haps);
642 :
643 : /*
644 : * Let's make the southbridge information explicit instead of having to
645 : * worry about people probing the ACPI areas, for example.. (Yes, it
646 : * happens, and if you read the wrong ACPI register it will put the machine
647 : * to sleep with no way of waking it up again. Bummer).
648 : *
649 : * ALI M7101: Two IO regions pointed to by words at
650 : * 0xE0 (64 bytes of ACPI registers)
651 : * 0xE2 (32 bytes of SMB registers)
652 : */
653 0 : static void quirk_ali7101_acpi(struct pci_dev *dev)
654 : {
655 0 : quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
656 0 : quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
657 0 : }
658 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
659 :
660 0 : static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
661 : {
662 : u32 devres;
663 : u32 mask, size, base;
664 :
665 0 : pci_read_config_dword(dev, port, &devres);
666 0 : if ((devres & enable) != enable)
667 0 : return;
668 0 : mask = (devres >> 16) & 15;
669 0 : base = devres & 0xffff;
670 0 : size = 16;
671 : for (;;) {
672 0 : unsigned int bit = size >> 1;
673 0 : if ((bit & mask) == bit)
674 : break;
675 : size = bit;
676 : }
677 : /*
678 : * For now we only print it out. Eventually we'll want to
679 : * reserve it (at least if it's in the 0x1000+ range), but
680 : * let's get enough confirmation reports first.
681 : */
682 0 : base &= -size;
683 0 : pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
684 : }
685 :
686 0 : static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
687 : {
688 : u32 devres;
689 : u32 mask, size, base;
690 :
691 0 : pci_read_config_dword(dev, port, &devres);
692 0 : if ((devres & enable) != enable)
693 0 : return;
694 0 : base = devres & 0xffff0000;
695 0 : mask = (devres & 0x3f) << 16;
696 0 : size = 128 << 16;
697 : for (;;) {
698 0 : unsigned int bit = size >> 1;
699 0 : if ((bit & mask) == bit)
700 : break;
701 : size = bit;
702 : }
703 :
704 : /*
705 : * For now we only print it out. Eventually we'll want to
706 : * reserve it, but let's get enough confirmation reports first.
707 : */
708 0 : base &= -size;
709 0 : pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
710 : }
711 :
712 : /*
713 : * PIIX4 ACPI: Two IO regions pointed to by longwords at
714 : * 0x40 (64 bytes of ACPI registers)
715 : * 0x90 (16 bytes of SMB registers)
716 : * and a few strange programmable PIIX4 device resources.
717 : */
718 0 : static void quirk_piix4_acpi(struct pci_dev *dev)
719 : {
720 : u32 res_a;
721 :
722 0 : quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
723 0 : quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
724 :
725 : /* Device resource A has enables for some of the other ones */
726 0 : pci_read_config_dword(dev, 0x5c, &res_a);
727 :
728 0 : piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
729 0 : piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
730 :
731 : /* Device resource D is just bitfields for static resources */
732 :
733 : /* Device 12 enabled? */
734 0 : if (res_a & (1 << 29)) {
735 0 : piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
736 0 : piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
737 : }
738 : /* Device 13 enabled? */
739 0 : if (res_a & (1 << 30)) {
740 0 : piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
741 0 : piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
742 : }
743 0 : piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
744 0 : piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
745 0 : }
746 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
747 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
748 :
749 : #define ICH_PMBASE 0x40
750 : #define ICH_ACPI_CNTL 0x44
751 : #define ICH4_ACPI_EN 0x10
752 : #define ICH6_ACPI_EN 0x80
753 : #define ICH4_GPIOBASE 0x58
754 : #define ICH4_GPIO_CNTL 0x5c
755 : #define ICH4_GPIO_EN 0x10
756 : #define ICH6_GPIOBASE 0x48
757 : #define ICH6_GPIO_CNTL 0x4c
758 : #define ICH6_GPIO_EN 0x10
759 :
760 : /*
761 : * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
762 : * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
763 : * 0x58 (64 bytes of GPIO I/O space)
764 : */
765 0 : static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
766 : {
767 : u8 enable;
768 :
769 : /*
770 : * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
771 : * with low legacy (and fixed) ports. We don't know the decoding
772 : * priority and can't tell whether the legacy device or the one created
773 : * here is really at that address. This happens on boards with broken
774 : * BIOSes.
775 : */
776 0 : pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
777 0 : if (enable & ICH4_ACPI_EN)
778 0 : quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
779 : "ICH4 ACPI/GPIO/TCO");
780 :
781 0 : pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
782 0 : if (enable & ICH4_GPIO_EN)
783 0 : quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
784 : "ICH4 GPIO");
785 0 : }
786 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
787 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
788 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
789 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
790 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
791 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
792 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
793 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
794 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
795 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
796 :
797 0 : static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
798 : {
799 : u8 enable;
800 :
801 0 : pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
802 0 : if (enable & ICH6_ACPI_EN)
803 0 : quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
804 : "ICH6 ACPI/GPIO/TCO");
805 :
806 0 : pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
807 0 : if (enable & ICH6_GPIO_EN)
808 0 : quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
809 : "ICH6 GPIO");
810 0 : }
811 :
812 0 : static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned int reg,
813 : const char *name, int dynsize)
814 : {
815 : u32 val;
816 : u32 size, base;
817 :
818 0 : pci_read_config_dword(dev, reg, &val);
819 :
820 : /* Enabled? */
821 0 : if (!(val & 1))
822 0 : return;
823 0 : base = val & 0xfffc;
824 0 : if (dynsize) {
825 : /*
826 : * This is not correct. It is 16, 32 or 64 bytes depending on
827 : * register D31:F0:ADh bits 5:4.
828 : *
829 : * But this gets us at least _part_ of it.
830 : */
831 : size = 16;
832 : } else {
833 0 : size = 128;
834 : }
835 0 : base &= ~(size-1);
836 :
837 : /*
838 : * Just print it out for now. We should reserve it after more
839 : * debugging.
840 : */
841 0 : pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
842 : }
843 :
844 0 : static void quirk_ich6_lpc(struct pci_dev *dev)
845 : {
846 : /* Shared ACPI/GPIO decode with all ICH6+ */
847 0 : ich6_lpc_acpi_gpio(dev);
848 :
849 : /* ICH6-specific generic IO decode */
850 0 : ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
851 0 : ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
852 0 : }
853 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
854 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
855 :
856 0 : static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned int reg,
857 : const char *name)
858 : {
859 : u32 val;
860 : u32 mask, base;
861 :
862 0 : pci_read_config_dword(dev, reg, &val);
863 :
864 : /* Enabled? */
865 0 : if (!(val & 1))
866 0 : return;
867 :
868 : /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
869 0 : base = val & 0xfffc;
870 0 : mask = (val >> 16) & 0xfc;
871 0 : mask |= 3;
872 :
873 : /*
874 : * Just print it out for now. We should reserve it after more
875 : * debugging.
876 : */
877 0 : pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
878 : }
879 :
880 : /* ICH7-10 has the same common LPC generic IO decode registers */
881 0 : static void quirk_ich7_lpc(struct pci_dev *dev)
882 : {
883 : /* We share the common ACPI/GPIO decode with ICH6 */
884 0 : ich6_lpc_acpi_gpio(dev);
885 :
886 : /* And have 4 ICH7+ generic decodes */
887 0 : ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
888 0 : ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
889 0 : ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
890 0 : ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
891 0 : }
892 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
893 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
894 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
895 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
896 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
897 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
898 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
899 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
900 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
901 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
902 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
903 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
904 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
905 :
906 : /*
907 : * VIA ACPI: One IO region pointed to by longword at
908 : * 0x48 or 0x20 (256 bytes of ACPI registers)
909 : */
910 0 : static void quirk_vt82c586_acpi(struct pci_dev *dev)
911 : {
912 0 : if (dev->revision & 0x10)
913 0 : quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
914 : "vt82c586 ACPI");
915 0 : }
916 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
917 :
918 : /*
919 : * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
920 : * 0x48 (256 bytes of ACPI registers)
921 : * 0x70 (128 bytes of hardware monitoring register)
922 : * 0x90 (16 bytes of SMB registers)
923 : */
924 0 : static void quirk_vt82c686_acpi(struct pci_dev *dev)
925 : {
926 0 : quirk_vt82c586_acpi(dev);
927 :
928 0 : quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
929 : "vt82c686 HW-mon");
930 :
931 0 : quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
932 0 : }
933 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
934 :
935 : /*
936 : * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
937 : * 0x88 (128 bytes of power management registers)
938 : * 0xd0 (16 bytes of SMB registers)
939 : */
940 0 : static void quirk_vt8235_acpi(struct pci_dev *dev)
941 : {
942 0 : quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
943 0 : quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
944 0 : }
945 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
946 :
947 : /*
948 : * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
949 : * back-to-back: Disable fast back-to-back on the secondary bus segment
950 : */
951 0 : static void quirk_xio2000a(struct pci_dev *dev)
952 : {
953 : struct pci_dev *pdev;
954 : u16 command;
955 :
956 0 : pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
957 0 : list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
958 0 : pci_read_config_word(pdev, PCI_COMMAND, &command);
959 0 : if (command & PCI_COMMAND_FAST_BACK)
960 0 : pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
961 : }
962 0 : }
963 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
964 : quirk_xio2000a);
965 :
966 : #ifdef CONFIG_X86_IO_APIC
967 :
968 : #include <asm/io_apic.h>
969 :
970 : /*
971 : * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
972 : * devices to the external APIC.
973 : *
974 : * TODO: When we have device-specific interrupt routers, this code will go
975 : * away from quirks.
976 : */
977 : static void quirk_via_ioapic(struct pci_dev *dev)
978 : {
979 : u8 tmp;
980 :
981 : if (nr_ioapics < 1)
982 : tmp = 0; /* nothing routed to external APIC */
983 : else
984 : tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
985 :
986 : pci_info(dev, "%s VIA external APIC routing\n",
987 : tmp ? "Enabling" : "Disabling");
988 :
989 : /* Offset 0x58: External APIC IRQ output control */
990 : pci_write_config_byte(dev, 0x58, tmp);
991 : }
992 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
993 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
994 :
995 : /*
996 : * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
997 : * This leads to doubled level interrupt rates.
998 : * Set this bit to get rid of cycle wastage.
999 : * Otherwise uncritical.
1000 : */
1001 : static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
1002 : {
1003 : u8 misc_control2;
1004 : #define BYPASS_APIC_DEASSERT 8
1005 :
1006 : pci_read_config_byte(dev, 0x5B, &misc_control2);
1007 : if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
1008 : pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
1009 : pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
1010 : }
1011 : }
1012 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1013 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1014 :
1015 : /*
1016 : * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
1017 : * We check all revs >= B0 (yet not in the pre production!) as the bug
1018 : * is currently marked NoFix
1019 : *
1020 : * We have multiple reports of hangs with this chipset that went away with
1021 : * noapic specified. For the moment we assume it's the erratum. We may be wrong
1022 : * of course. However the advice is demonstrably good even if so.
1023 : */
1024 : static void quirk_amd_ioapic(struct pci_dev *dev)
1025 : {
1026 : if (dev->revision >= 0x02) {
1027 : pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1028 : pci_warn(dev, " : booting with the \"noapic\" option\n");
1029 : }
1030 : }
1031 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1032 : #endif /* CONFIG_X86_IO_APIC */
1033 :
1034 : #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1035 :
1036 : static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1037 : {
1038 : /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
1039 : if (dev->subsystem_device == 0xa118)
1040 : dev->sriov->link = dev->devfn;
1041 : }
1042 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1043 : #endif
1044 :
1045 : /*
1046 : * Some settings of MMRBC can lead to data corruption so block changes.
1047 : * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1048 : */
1049 0 : static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
1050 : {
1051 0 : if (dev->subordinate && dev->revision <= 0x12) {
1052 0 : pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1053 : dev->revision);
1054 0 : dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1055 : }
1056 0 : }
1057 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1058 :
1059 : /*
1060 : * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
1061 : * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1062 : * at all. Therefore it seems like setting the pci_dev's IRQ to the value
1063 : * of the ACPI SCI interrupt is only done for convenience.
1064 : * -jgarzik
1065 : */
1066 0 : static void quirk_via_acpi(struct pci_dev *d)
1067 : {
1068 : u8 irq;
1069 :
1070 : /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1071 0 : pci_read_config_byte(d, 0x42, &irq);
1072 0 : irq &= 0xf;
1073 0 : if (irq && (irq != 2))
1074 0 : d->irq = irq;
1075 0 : }
1076 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
1077 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1078 :
1079 : /* VIA bridges which have VLink */
1080 : static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1081 :
1082 0 : static void quirk_via_bridge(struct pci_dev *dev)
1083 : {
1084 : /* See what bridge we have and find the device ranges */
1085 0 : switch (dev->device) {
1086 : case PCI_DEVICE_ID_VIA_82C686:
1087 : /*
1088 : * The VT82C686 is special; it attaches to PCI and can have
1089 : * any device number. All its subdevices are functions of
1090 : * that single device.
1091 : */
1092 0 : via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1093 0 : via_vlink_dev_hi = PCI_SLOT(dev->devfn);
1094 0 : break;
1095 : case PCI_DEVICE_ID_VIA_8237:
1096 : case PCI_DEVICE_ID_VIA_8237A:
1097 0 : via_vlink_dev_lo = 15;
1098 0 : break;
1099 : case PCI_DEVICE_ID_VIA_8235:
1100 0 : via_vlink_dev_lo = 16;
1101 0 : break;
1102 : case PCI_DEVICE_ID_VIA_8231:
1103 : case PCI_DEVICE_ID_VIA_8233_0:
1104 : case PCI_DEVICE_ID_VIA_8233A:
1105 : case PCI_DEVICE_ID_VIA_8233C_0:
1106 0 : via_vlink_dev_lo = 17;
1107 0 : break;
1108 : }
1109 0 : }
1110 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
1111 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
1112 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
1113 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
1114 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
1115 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
1116 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
1117 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
1118 :
1119 : /*
1120 : * quirk_via_vlink - VIA VLink IRQ number update
1121 : * @dev: PCI device
1122 : *
1123 : * If the device we are dealing with is on a PIC IRQ we need to ensure that
1124 : * the IRQ line register which usually is not relevant for PCI cards, is
1125 : * actually written so that interrupts get sent to the right place.
1126 : *
1127 : * We only do this on systems where a VIA south bridge was detected, and
1128 : * only for VIA devices on the motherboard (see quirk_via_bridge above).
1129 : */
1130 0 : static void quirk_via_vlink(struct pci_dev *dev)
1131 : {
1132 : u8 irq, new_irq;
1133 :
1134 : /* Check if we have VLink at all */
1135 0 : if (via_vlink_dev_lo == -1)
1136 0 : return;
1137 :
1138 0 : new_irq = dev->irq;
1139 :
1140 : /* Don't quirk interrupts outside the legacy IRQ range */
1141 0 : if (!new_irq || new_irq > 15)
1142 : return;
1143 :
1144 : /* Internal device ? */
1145 0 : if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1146 0 : PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1147 : return;
1148 :
1149 : /*
1150 : * This is an internal VLink device on a PIC interrupt. The BIOS
1151 : * ought to have set this but may not have, so we redo it.
1152 : */
1153 0 : pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1154 0 : if (new_irq != irq) {
1155 0 : pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
1156 : irq, new_irq);
1157 0 : udelay(15); /* unknown if delay really needed */
1158 0 : pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1159 : }
1160 : }
1161 : DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1162 :
1163 : /*
1164 : * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1165 : * of VT82C597 for backward compatibility. We need to switch it off to be
1166 : * able to recognize the real type of the chip.
1167 : */
1168 0 : static void quirk_vt82c598_id(struct pci_dev *dev)
1169 : {
1170 0 : pci_write_config_byte(dev, 0xfc, 0);
1171 0 : pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1172 0 : }
1173 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1174 :
1175 : /*
1176 : * CardBus controllers have a legacy base address that enables them to
1177 : * respond as i82365 pcmcia controllers. We don't want them to do this
1178 : * even if the Linux CardBus driver is not loaded, because the Linux i82365
1179 : * driver does not (and should not) handle CardBus.
1180 : */
1181 0 : static void quirk_cardbus_legacy(struct pci_dev *dev)
1182 : {
1183 0 : pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1184 0 : }
1185 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1186 : PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1187 : DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1188 : PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1189 :
1190 : /*
1191 : * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1192 : * what the designers were smoking but let's not inhale...
1193 : *
1194 : * To be fair to AMD, it follows the spec by default, it's BIOS people who
1195 : * turn it off!
1196 : */
1197 0 : static void quirk_amd_ordering(struct pci_dev *dev)
1198 : {
1199 : u32 pcic;
1200 0 : pci_read_config_dword(dev, 0x4C, &pcic);
1201 0 : if ((pcic & 6) != 6) {
1202 0 : pcic |= 6;
1203 0 : pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1204 0 : pci_write_config_dword(dev, 0x4C, pcic);
1205 0 : pci_read_config_dword(dev, 0x84, &pcic);
1206 0 : pcic |= (1 << 23); /* Required in this mode */
1207 0 : pci_write_config_dword(dev, 0x84, pcic);
1208 : }
1209 0 : }
1210 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1211 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1212 :
1213 : /*
1214 : * DreamWorks-provided workaround for Dunord I-3000 problem
1215 : *
1216 : * This card decodes and responds to addresses not apparently assigned to
1217 : * it. We force a larger allocation to ensure that nothing gets put too
1218 : * close to it.
1219 : */
1220 0 : static void quirk_dunord(struct pci_dev *dev)
1221 : {
1222 0 : struct resource *r = &dev->resource[1];
1223 :
1224 0 : r->flags |= IORESOURCE_UNSET;
1225 0 : r->start = 0;
1226 0 : r->end = 0xffffff;
1227 0 : }
1228 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1229 :
1230 : /*
1231 : * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1232 : * decoding (transparent), and does indicate this in the ProgIf.
1233 : * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1234 : */
1235 0 : static void quirk_transparent_bridge(struct pci_dev *dev)
1236 : {
1237 0 : dev->transparent = 1;
1238 0 : }
1239 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1240 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1241 :
1242 : /*
1243 : * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1244 : * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
1245 : * found at http://www.national.com/analog for info on what these bits do.
1246 : * <christer@weinigel.se>
1247 : */
1248 0 : static void quirk_mediagx_master(struct pci_dev *dev)
1249 : {
1250 : u8 reg;
1251 :
1252 0 : pci_read_config_byte(dev, 0x41, ®);
1253 0 : if (reg & 2) {
1254 0 : reg &= ~2;
1255 0 : pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1256 : reg);
1257 0 : pci_write_config_byte(dev, 0x41, reg);
1258 : }
1259 0 : }
1260 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1261 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1262 :
1263 : /*
1264 : * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1265 : * in the odd case it is not the results are corruption hence the presence
1266 : * of a Linux check.
1267 : */
1268 0 : static void quirk_disable_pxb(struct pci_dev *pdev)
1269 : {
1270 : u16 config;
1271 :
1272 0 : if (pdev->revision != 0x04) /* Only C0 requires this */
1273 0 : return;
1274 0 : pci_read_config_word(pdev, 0x40, &config);
1275 0 : if (config & (1<<6)) {
1276 0 : config &= ~(1<<6);
1277 0 : pci_write_config_word(pdev, 0x40, config);
1278 0 : pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1279 : }
1280 : }
1281 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1282 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1283 :
1284 0 : static void quirk_amd_ide_mode(struct pci_dev *pdev)
1285 : {
1286 : /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1287 : u8 tmp;
1288 :
1289 0 : pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1290 0 : if (tmp == 0x01) {
1291 0 : pci_read_config_byte(pdev, 0x40, &tmp);
1292 0 : pci_write_config_byte(pdev, 0x40, tmp|1);
1293 0 : pci_write_config_byte(pdev, 0x9, 1);
1294 0 : pci_write_config_byte(pdev, 0xa, 6);
1295 0 : pci_write_config_byte(pdev, 0x40, tmp);
1296 :
1297 0 : pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1298 0 : pci_info(pdev, "set SATA to AHCI mode\n");
1299 : }
1300 0 : }
1301 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1302 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1303 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1304 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1305 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1306 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1307 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1308 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1309 :
1310 : /* Serverworks CSB5 IDE does not fully support native mode */
1311 0 : static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1312 : {
1313 : u8 prog;
1314 0 : pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1315 0 : if (prog & 5) {
1316 0 : prog &= ~5;
1317 0 : pdev->class &= ~5;
1318 0 : pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1319 : /* PCI layer will sort out resources */
1320 : }
1321 0 : }
1322 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1323 :
1324 : /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
1325 0 : static void quirk_ide_samemode(struct pci_dev *pdev)
1326 : {
1327 : u8 prog;
1328 :
1329 0 : pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1330 :
1331 0 : if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1332 0 : pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1333 0 : prog &= ~5;
1334 0 : pdev->class &= ~5;
1335 0 : pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1336 : }
1337 0 : }
1338 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1339 :
1340 : /* Some ATA devices break if put into D3 */
1341 0 : static void quirk_no_ata_d3(struct pci_dev *pdev)
1342 : {
1343 0 : pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1344 0 : }
1345 : /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1346 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1347 : PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1348 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1349 : PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1350 : /* ALi loses some register settings that we cannot then restore */
1351 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1352 : PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1353 : /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1354 : occur when mode detecting */
1355 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1356 : PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1357 :
1358 : /*
1359 : * This was originally an Alpha-specific thing, but it really fits here.
1360 : * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1361 : */
1362 0 : static void quirk_eisa_bridge(struct pci_dev *dev)
1363 : {
1364 0 : dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1365 0 : }
1366 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1367 :
1368 : /*
1369 : * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1370 : * is not activated. The myth is that Asus said that they do not want the
1371 : * users to be irritated by just another PCI Device in the Win98 device
1372 : * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1373 : * package 2.7.0 for details)
1374 : *
1375 : * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1376 : * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1377 : * becomes necessary to do this tweak in two steps -- the chosen trigger
1378 : * is either the Host bridge (preferred) or on-board VGA controller.
1379 : *
1380 : * Note that we used to unhide the SMBus that way on Toshiba laptops
1381 : * (Satellite A40 and Tecra M2) but then found that the thermal management
1382 : * was done by SMM code, which could cause unsynchronized concurrent
1383 : * accesses to the SMBus registers, with potentially bad effects. Thus you
1384 : * should be very careful when adding new entries: if SMM is accessing the
1385 : * Intel SMBus, this is a very good reason to leave it hidden.
1386 : *
1387 : * Likewise, many recent laptops use ACPI for thermal management. If the
1388 : * ACPI DSDT code accesses the SMBus, then Linux should not access it
1389 : * natively, and keeping the SMBus hidden is the right thing to do. If you
1390 : * are about to add an entry in the table below, please first disassemble
1391 : * the DSDT and double-check that there is no code accessing the SMBus.
1392 : */
1393 : static int asus_hides_smbus;
1394 :
1395 0 : static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1396 : {
1397 0 : if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1398 0 : if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1399 0 : switch (dev->subsystem_device) {
1400 : case 0x8025: /* P4B-LX */
1401 : case 0x8070: /* P4B */
1402 : case 0x8088: /* P4B533 */
1403 : case 0x1626: /* L3C notebook */
1404 0 : asus_hides_smbus = 1;
1405 : }
1406 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1407 0 : switch (dev->subsystem_device) {
1408 : case 0x80b1: /* P4GE-V */
1409 : case 0x80b2: /* P4PE */
1410 : case 0x8093: /* P4B533-V */
1411 0 : asus_hides_smbus = 1;
1412 : }
1413 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1414 0 : switch (dev->subsystem_device) {
1415 : case 0x8030: /* P4T533 */
1416 0 : asus_hides_smbus = 1;
1417 : }
1418 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1419 0 : switch (dev->subsystem_device) {
1420 : case 0x8070: /* P4G8X Deluxe */
1421 0 : asus_hides_smbus = 1;
1422 : }
1423 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1424 0 : switch (dev->subsystem_device) {
1425 : case 0x80c9: /* PU-DLS */
1426 0 : asus_hides_smbus = 1;
1427 : }
1428 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1429 0 : switch (dev->subsystem_device) {
1430 : case 0x1751: /* M2N notebook */
1431 : case 0x1821: /* M5N notebook */
1432 : case 0x1897: /* A6L notebook */
1433 0 : asus_hides_smbus = 1;
1434 : }
1435 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1436 0 : switch (dev->subsystem_device) {
1437 : case 0x184b: /* W1N notebook */
1438 : case 0x186a: /* M6Ne notebook */
1439 0 : asus_hides_smbus = 1;
1440 : }
1441 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1442 0 : switch (dev->subsystem_device) {
1443 : case 0x80f2: /* P4P800-X */
1444 0 : asus_hides_smbus = 1;
1445 : }
1446 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1447 0 : switch (dev->subsystem_device) {
1448 : case 0x1882: /* M6V notebook */
1449 : case 0x1977: /* A6VA notebook */
1450 0 : asus_hides_smbus = 1;
1451 : }
1452 0 : } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1453 0 : if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1454 0 : switch (dev->subsystem_device) {
1455 : case 0x088C: /* HP Compaq nc8000 */
1456 : case 0x0890: /* HP Compaq nc6000 */
1457 0 : asus_hides_smbus = 1;
1458 : }
1459 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1460 0 : switch (dev->subsystem_device) {
1461 : case 0x12bc: /* HP D330L */
1462 : case 0x12bd: /* HP D530 */
1463 : case 0x006a: /* HP Compaq nx9500 */
1464 0 : asus_hides_smbus = 1;
1465 : }
1466 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1467 0 : switch (dev->subsystem_device) {
1468 : case 0x12bf: /* HP xw4100 */
1469 0 : asus_hides_smbus = 1;
1470 : }
1471 0 : } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1472 0 : if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1473 0 : switch (dev->subsystem_device) {
1474 : case 0xC00C: /* Samsung P35 notebook */
1475 0 : asus_hides_smbus = 1;
1476 : }
1477 0 : } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1478 0 : if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1479 0 : switch (dev->subsystem_device) {
1480 : case 0x0058: /* Compaq Evo N620c */
1481 0 : asus_hides_smbus = 1;
1482 : }
1483 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1484 0 : switch (dev->subsystem_device) {
1485 : case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1486 : /* Motherboard doesn't have Host bridge
1487 : * subvendor/subdevice IDs, therefore checking
1488 : * its on-board VGA controller */
1489 0 : asus_hides_smbus = 1;
1490 : }
1491 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1492 0 : switch (dev->subsystem_device) {
1493 : case 0x00b8: /* Compaq Evo D510 CMT */
1494 : case 0x00b9: /* Compaq Evo D510 SFF */
1495 : case 0x00ba: /* Compaq Evo D510 USDT */
1496 : /* Motherboard doesn't have Host bridge
1497 : * subvendor/subdevice IDs and on-board VGA
1498 : * controller is disabled if an AGP card is
1499 : * inserted, therefore checking USB UHCI
1500 : * Controller #1 */
1501 0 : asus_hides_smbus = 1;
1502 : }
1503 0 : else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1504 0 : switch (dev->subsystem_device) {
1505 : case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1506 : /* Motherboard doesn't have host bridge
1507 : * subvendor/subdevice IDs, therefore checking
1508 : * its on-board VGA controller */
1509 0 : asus_hides_smbus = 1;
1510 : }
1511 : }
1512 0 : }
1513 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1514 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1515 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1516 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1517 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1518 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1519 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1520 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1521 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1522 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1523 :
1524 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1525 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1526 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1527 :
1528 0 : static void asus_hides_smbus_lpc(struct pci_dev *dev)
1529 : {
1530 : u16 val;
1531 :
1532 0 : if (likely(!asus_hides_smbus))
1533 0 : return;
1534 :
1535 0 : pci_read_config_word(dev, 0xF2, &val);
1536 0 : if (val & 0x8) {
1537 0 : pci_write_config_word(dev, 0xF2, val & (~0x8));
1538 0 : pci_read_config_word(dev, 0xF2, &val);
1539 0 : if (val & 0x8)
1540 0 : pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1541 : val);
1542 : else
1543 0 : pci_info(dev, "Enabled i801 SMBus device\n");
1544 : }
1545 : }
1546 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1547 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1548 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1549 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1550 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1551 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1552 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1553 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1554 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1555 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1556 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1557 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1558 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1559 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1560 :
1561 : /* It appears we just have one such device. If not, we have a warning */
1562 : static void __iomem *asus_rcba_base;
1563 0 : static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1564 : {
1565 : u32 rcba;
1566 :
1567 0 : if (likely(!asus_hides_smbus))
1568 0 : return;
1569 0 : WARN_ON(asus_rcba_base);
1570 :
1571 0 : pci_read_config_dword(dev, 0xF0, &rcba);
1572 : /* use bits 31:14, 16 kB aligned */
1573 0 : asus_rcba_base = ioremap(rcba & 0xFFFFC000, 0x4000);
1574 : if (asus_rcba_base == NULL)
1575 : return;
1576 : }
1577 :
1578 0 : static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1579 : {
1580 : u32 val;
1581 :
1582 0 : if (likely(!asus_hides_smbus || !asus_rcba_base))
1583 : return;
1584 :
1585 : /* read the Function Disable register, dword mode only */
1586 0 : val = readl(asus_rcba_base + 0x3418);
1587 :
1588 : /* enable the SMBus device */
1589 0 : writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
1590 : }
1591 :
1592 0 : static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1593 : {
1594 0 : if (likely(!asus_hides_smbus || !asus_rcba_base))
1595 : return;
1596 :
1597 0 : iounmap(asus_rcba_base);
1598 0 : asus_rcba_base = NULL;
1599 0 : pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
1600 : }
1601 :
1602 0 : static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1603 : {
1604 0 : asus_hides_smbus_lpc_ich6_suspend(dev);
1605 0 : asus_hides_smbus_lpc_ich6_resume_early(dev);
1606 0 : asus_hides_smbus_lpc_ich6_resume(dev);
1607 0 : }
1608 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1609 : DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1610 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1611 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1612 :
1613 : /* SiS 96x south bridge: BIOS typically hides SMBus device... */
1614 0 : static void quirk_sis_96x_smbus(struct pci_dev *dev)
1615 : {
1616 0 : u8 val = 0;
1617 0 : pci_read_config_byte(dev, 0x77, &val);
1618 0 : if (val & 0x10) {
1619 0 : pci_info(dev, "Enabling SiS 96x SMBus\n");
1620 0 : pci_write_config_byte(dev, 0x77, val & ~0x10);
1621 : }
1622 0 : }
1623 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1624 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1625 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1626 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1627 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1628 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1629 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1630 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1631 :
1632 : /*
1633 : * ... This is further complicated by the fact that some SiS96x south
1634 : * bridges pretend to be 85C503/5513 instead. In that case see if we
1635 : * spotted a compatible north bridge to make sure.
1636 : * (pci_find_device() doesn't work yet)
1637 : *
1638 : * We can also enable the sis96x bit in the discovery register..
1639 : */
1640 : #define SIS_DETECT_REGISTER 0x40
1641 :
1642 0 : static void quirk_sis_503(struct pci_dev *dev)
1643 : {
1644 : u8 reg;
1645 : u16 devid;
1646 :
1647 0 : pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®);
1648 0 : pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1649 0 : pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1650 0 : if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1651 0 : pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1652 0 : return;
1653 : }
1654 :
1655 : /*
1656 : * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
1657 : * it has already been processed. (Depends on link order, which is
1658 : * apparently not guaranteed)
1659 : */
1660 0 : dev->device = devid;
1661 0 : quirk_sis_96x_smbus(dev);
1662 : }
1663 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1664 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1665 :
1666 : /*
1667 : * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1668 : * and MC97 modem controller are disabled when a second PCI soundcard is
1669 : * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1670 : * -- bjd
1671 : */
1672 0 : static void asus_hides_ac97_lpc(struct pci_dev *dev)
1673 : {
1674 : u8 val;
1675 0 : int asus_hides_ac97 = 0;
1676 :
1677 0 : if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1678 0 : if (dev->device == PCI_DEVICE_ID_VIA_8237)
1679 0 : asus_hides_ac97 = 1;
1680 : }
1681 :
1682 0 : if (!asus_hides_ac97)
1683 0 : return;
1684 :
1685 0 : pci_read_config_byte(dev, 0x50, &val);
1686 0 : if (val & 0xc0) {
1687 0 : pci_write_config_byte(dev, 0x50, val & (~0xc0));
1688 0 : pci_read_config_byte(dev, 0x50, &val);
1689 0 : if (val & 0xc0)
1690 0 : pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1691 : val);
1692 : else
1693 0 : pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
1694 : }
1695 : }
1696 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1697 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1698 :
1699 : #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1700 :
1701 : /*
1702 : * If we are using libata we can drive this chip properly but must do this
1703 : * early on to make the additional device appear during the PCI scanning.
1704 : */
1705 : static void quirk_jmicron_ata(struct pci_dev *pdev)
1706 : {
1707 : u32 conf1, conf5, class;
1708 : u8 hdr;
1709 :
1710 : /* Only poke fn 0 */
1711 : if (PCI_FUNC(pdev->devfn))
1712 : return;
1713 :
1714 : pci_read_config_dword(pdev, 0x40, &conf1);
1715 : pci_read_config_dword(pdev, 0x80, &conf5);
1716 :
1717 : conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1718 : conf5 &= ~(1 << 24); /* Clear bit 24 */
1719 :
1720 : switch (pdev->device) {
1721 : case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1722 : case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1723 : case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1724 : /* The controller should be in single function ahci mode */
1725 : conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1726 : break;
1727 :
1728 : case PCI_DEVICE_ID_JMICRON_JMB365:
1729 : case PCI_DEVICE_ID_JMICRON_JMB366:
1730 : /* Redirect IDE second PATA port to the right spot */
1731 : conf5 |= (1 << 24);
1732 : fallthrough;
1733 : case PCI_DEVICE_ID_JMICRON_JMB361:
1734 : case PCI_DEVICE_ID_JMICRON_JMB363:
1735 : case PCI_DEVICE_ID_JMICRON_JMB369:
1736 : /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1737 : /* Set the class codes correctly and then direct IDE 0 */
1738 : conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1739 : break;
1740 :
1741 : case PCI_DEVICE_ID_JMICRON_JMB368:
1742 : /* The controller should be in single function IDE mode */
1743 : conf1 |= 0x00C00000; /* Set 22, 23 */
1744 : break;
1745 : }
1746 :
1747 : pci_write_config_dword(pdev, 0x40, conf1);
1748 : pci_write_config_dword(pdev, 0x80, conf5);
1749 :
1750 : /* Update pdev accordingly */
1751 : pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1752 : pdev->hdr_type = hdr & 0x7f;
1753 : pdev->multifunction = !!(hdr & 0x80);
1754 :
1755 : pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1756 : pdev->class = class >> 8;
1757 : }
1758 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1759 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1760 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1761 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1762 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1763 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1764 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1765 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1766 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1767 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1768 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1769 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1770 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1771 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1772 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1773 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1774 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1775 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1776 :
1777 : #endif
1778 :
1779 0 : static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1780 : {
1781 0 : if (dev->multifunction) {
1782 0 : device_disable_async_suspend(&dev->dev);
1783 0 : pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1784 : }
1785 0 : }
1786 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1787 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1788 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1789 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1790 :
1791 : #ifdef CONFIG_X86_IO_APIC
1792 : static void quirk_alder_ioapic(struct pci_dev *pdev)
1793 : {
1794 : int i;
1795 :
1796 : if ((pdev->class >> 8) != 0xff00)
1797 : return;
1798 :
1799 : /*
1800 : * The first BAR is the location of the IO-APIC... we must
1801 : * not touch this (and it's already covered by the fixmap), so
1802 : * forcibly insert it into the resource tree.
1803 : */
1804 : if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1805 : insert_resource(&iomem_resource, &pdev->resource[0]);
1806 :
1807 : /*
1808 : * The next five BARs all seem to be rubbish, so just clean
1809 : * them out.
1810 : */
1811 : for (i = 1; i < PCI_STD_NUM_BARS; i++)
1812 : memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1813 : }
1814 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1815 : #endif
1816 :
1817 0 : static void quirk_no_msi(struct pci_dev *dev)
1818 : {
1819 0 : pci_info(dev, "avoiding MSI to work around a hardware defect\n");
1820 0 : dev->no_msi = 1;
1821 0 : }
1822 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4386, quirk_no_msi);
1823 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4387, quirk_no_msi);
1824 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4388, quirk_no_msi);
1825 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4389, quirk_no_msi);
1826 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x438a, quirk_no_msi);
1827 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x438b, quirk_no_msi);
1828 :
1829 0 : static void quirk_pcie_mch(struct pci_dev *pdev)
1830 : {
1831 0 : pdev->no_msi = 1;
1832 0 : }
1833 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1834 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1835 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1836 :
1837 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
1838 :
1839 : /*
1840 : * HiSilicon KunPeng920 and KunPeng930 have devices appear as PCI but are
1841 : * actually on the AMBA bus. These fake PCI devices can support SVA via
1842 : * SMMU stall feature, by setting dma-can-stall for ACPI platforms.
1843 : *
1844 : * Normally stalling must not be enabled for PCI devices, since it would
1845 : * break the PCI requirement for free-flowing writes and may lead to
1846 : * deadlock. We expect PCI devices to support ATS and PRI if they want to
1847 : * be fault-tolerant, so there's no ACPI binding to describe anything else,
1848 : * even when a "PCI" device turns out to be a regular old SoC device
1849 : * dressed up as a RCiEP and normal rules don't apply.
1850 : */
1851 0 : static void quirk_huawei_pcie_sva(struct pci_dev *pdev)
1852 : {
1853 0 : struct property_entry properties[] = {
1854 : PROPERTY_ENTRY_BOOL("dma-can-stall"),
1855 : {},
1856 : };
1857 :
1858 0 : if (pdev->revision != 0x21 && pdev->revision != 0x30)
1859 0 : return;
1860 :
1861 0 : pdev->pasid_no_tlp = 1;
1862 :
1863 : /*
1864 : * Set the dma-can-stall property on ACPI platforms. Device tree
1865 : * can set it directly.
1866 : */
1867 0 : if (!pdev->dev.of_node &&
1868 0 : device_create_managed_software_node(&pdev->dev, properties, NULL))
1869 0 : pci_warn(pdev, "could not add stall property");
1870 : }
1871 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa250, quirk_huawei_pcie_sva);
1872 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa251, quirk_huawei_pcie_sva);
1873 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa255, quirk_huawei_pcie_sva);
1874 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa256, quirk_huawei_pcie_sva);
1875 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa258, quirk_huawei_pcie_sva);
1876 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa259, quirk_huawei_pcie_sva);
1877 :
1878 : /*
1879 : * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1880 : * together on certain PXH-based systems.
1881 : */
1882 0 : static void quirk_pcie_pxh(struct pci_dev *dev)
1883 : {
1884 0 : dev->no_msi = 1;
1885 0 : pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
1886 0 : }
1887 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1888 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1889 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1890 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1891 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1892 :
1893 : /*
1894 : * Some Intel PCI Express chipsets have trouble with downstream device
1895 : * power management.
1896 : */
1897 0 : static void quirk_intel_pcie_pm(struct pci_dev *dev)
1898 : {
1899 0 : pci_pm_d3hot_delay = 120;
1900 0 : dev->no_d1d2 = 1;
1901 0 : }
1902 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1903 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1904 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1905 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1906 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1907 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1908 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1909 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1910 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1911 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1912 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1913 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1914 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1915 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1916 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1917 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1918 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1919 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1920 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1921 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1922 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1923 :
1924 : static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay)
1925 : {
1926 0 : if (dev->d3hot_delay >= delay)
1927 : return;
1928 :
1929 0 : dev->d3hot_delay = delay;
1930 0 : pci_info(dev, "extending delay after power-on from D3hot to %d msec\n",
1931 : dev->d3hot_delay);
1932 : }
1933 :
1934 0 : static void quirk_radeon_pm(struct pci_dev *dev)
1935 : {
1936 0 : if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1937 : dev->subsystem_device == 0x00e2)
1938 : quirk_d3hot_delay(dev, 20);
1939 0 : }
1940 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1941 :
1942 : /*
1943 : * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle.
1944 : * https://bugzilla.kernel.org/show_bug.cgi?id=205587
1945 : *
1946 : * The kernel attempts to transition these devices to D3cold, but that seems
1947 : * to be ineffective on the platforms in question; the PCI device appears to
1948 : * remain on in D3hot state. The D3hot-to-D0 transition then requires an
1949 : * extended delay in order to succeed.
1950 : */
1951 0 : static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev)
1952 : {
1953 0 : quirk_d3hot_delay(dev, 20);
1954 0 : }
1955 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot);
1956 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot);
1957 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1639, quirk_ryzen_xhci_d3hot);
1958 :
1959 : #ifdef CONFIG_X86_IO_APIC
1960 : static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1961 : {
1962 : noioapicreroute = 1;
1963 : pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1964 :
1965 : return 0;
1966 : }
1967 :
1968 : static const struct dmi_system_id boot_interrupt_dmi_table[] = {
1969 : /*
1970 : * Systems to exclude from boot interrupt reroute quirks
1971 : */
1972 : {
1973 : .callback = dmi_disable_ioapicreroute,
1974 : .ident = "ASUSTek Computer INC. M2N-LR",
1975 : .matches = {
1976 : DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1977 : DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1978 : },
1979 : },
1980 : {}
1981 : };
1982 :
1983 : /*
1984 : * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1985 : * remap the original interrupt in the Linux kernel to the boot interrupt, so
1986 : * that a PCI device's interrupt handler is installed on the boot interrupt
1987 : * line instead.
1988 : */
1989 : static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1990 : {
1991 : dmi_check_system(boot_interrupt_dmi_table);
1992 : if (noioapicquirk || noioapicreroute)
1993 : return;
1994 :
1995 : dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1996 : pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
1997 : dev->vendor, dev->device);
1998 : }
1999 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
2000 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
2001 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
2002 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
2003 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
2004 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
2005 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
2006 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
2007 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
2008 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
2009 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
2010 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
2011 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
2012 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
2013 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
2014 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
2015 :
2016 : /*
2017 : * On some chipsets we can disable the generation of legacy INTx boot
2018 : * interrupts.
2019 : */
2020 :
2021 : /*
2022 : * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
2023 : * 300641-004US, section 5.7.3.
2024 : *
2025 : * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003.
2026 : * Core IO on Xeon E5 v2, see Intel order no 329188-003.
2027 : * Core IO on Xeon E7 v2, see Intel order no 329595-002.
2028 : * Core IO on Xeon E5 v3, see Intel order no 330784-003.
2029 : * Core IO on Xeon E7 v3, see Intel order no 332315-001US.
2030 : * Core IO on Xeon E5 v4, see Intel order no 333810-002US.
2031 : * Core IO on Xeon E7 v4, see Intel order no 332315-001US.
2032 : * Core IO on Xeon D-1500, see Intel order no 332051-001.
2033 : * Core IO on Xeon Scalable, see Intel order no 610950.
2034 : */
2035 : #define INTEL_6300_IOAPIC_ABAR 0x40 /* Bus 0, Dev 29, Func 5 */
2036 : #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
2037 :
2038 : #define INTEL_CIPINTRC_CFG_OFFSET 0x14C /* Bus 0, Dev 5, Func 0 */
2039 : #define INTEL_CIPINTRC_DIS_INTX_ICH (1<<25)
2040 :
2041 : static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
2042 : {
2043 : u16 pci_config_word;
2044 : u32 pci_config_dword;
2045 :
2046 : if (noioapicquirk)
2047 : return;
2048 :
2049 : switch (dev->device) {
2050 : case PCI_DEVICE_ID_INTEL_ESB_10:
2051 : pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2052 : &pci_config_word);
2053 : pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
2054 : pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2055 : pci_config_word);
2056 : break;
2057 : case 0x3c28: /* Xeon E5 1600/2600/4600 */
2058 : case 0x0e28: /* Xeon E5/E7 V2 */
2059 : case 0x2f28: /* Xeon E5/E7 V3,V4 */
2060 : case 0x6f28: /* Xeon D-1500 */
2061 : case 0x2034: /* Xeon Scalable Family */
2062 : pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2063 : &pci_config_dword);
2064 : pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH;
2065 : pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2066 : pci_config_dword);
2067 : break;
2068 : default:
2069 : return;
2070 : }
2071 : pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2072 : dev->vendor, dev->device);
2073 : }
2074 : /*
2075 : * Device 29 Func 5 Device IDs of IO-APIC
2076 : * containing ABAR—APIC1 Alternate Base Address Register
2077 : */
2078 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2079 : quirk_disable_intel_boot_interrupt);
2080 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2081 : quirk_disable_intel_boot_interrupt);
2082 :
2083 : /*
2084 : * Device 5 Func 0 Device IDs of Core IO modules/hubs
2085 : * containing Coherent Interface Protocol Interrupt Control
2086 : *
2087 : * Device IDs obtained from volume 2 datasheets of commented
2088 : * families above.
2089 : */
2090 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x3c28,
2091 : quirk_disable_intel_boot_interrupt);
2092 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0e28,
2093 : quirk_disable_intel_boot_interrupt);
2094 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2f28,
2095 : quirk_disable_intel_boot_interrupt);
2096 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x6f28,
2097 : quirk_disable_intel_boot_interrupt);
2098 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2034,
2099 : quirk_disable_intel_boot_interrupt);
2100 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x3c28,
2101 : quirk_disable_intel_boot_interrupt);
2102 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x0e28,
2103 : quirk_disable_intel_boot_interrupt);
2104 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2f28,
2105 : quirk_disable_intel_boot_interrupt);
2106 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x6f28,
2107 : quirk_disable_intel_boot_interrupt);
2108 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2034,
2109 : quirk_disable_intel_boot_interrupt);
2110 :
2111 : /* Disable boot interrupts on HT-1000 */
2112 : #define BC_HT1000_FEATURE_REG 0x64
2113 : #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
2114 : #define BC_HT1000_MAP_IDX 0xC00
2115 : #define BC_HT1000_MAP_DATA 0xC01
2116 :
2117 : static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
2118 : {
2119 : u32 pci_config_dword;
2120 : u8 irq;
2121 :
2122 : if (noioapicquirk)
2123 : return;
2124 :
2125 : pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
2126 : pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
2127 : BC_HT1000_PIC_REGS_ENABLE);
2128 :
2129 : for (irq = 0x10; irq < 0x10 + 32; irq++) {
2130 : outb(irq, BC_HT1000_MAP_IDX);
2131 : outb(0x00, BC_HT1000_MAP_DATA);
2132 : }
2133 :
2134 : pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
2135 :
2136 : pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2137 : dev->vendor, dev->device);
2138 : }
2139 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2140 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2141 :
2142 : /* Disable boot interrupts on AMD and ATI chipsets */
2143 :
2144 : /*
2145 : * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
2146 : * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
2147 : * (due to an erratum).
2148 : */
2149 : #define AMD_813X_MISC 0x40
2150 : #define AMD_813X_NOIOAMODE (1<<0)
2151 : #define AMD_813X_REV_B1 0x12
2152 : #define AMD_813X_REV_B2 0x13
2153 :
2154 : static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
2155 : {
2156 : u32 pci_config_dword;
2157 :
2158 : if (noioapicquirk)
2159 : return;
2160 : if ((dev->revision == AMD_813X_REV_B1) ||
2161 : (dev->revision == AMD_813X_REV_B2))
2162 : return;
2163 :
2164 : pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2165 : pci_config_dword &= ~AMD_813X_NOIOAMODE;
2166 : pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2167 :
2168 : pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2169 : dev->vendor, dev->device);
2170 : }
2171 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2172 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2173 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2174 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2175 :
2176 : #define AMD_8111_PCI_IRQ_ROUTING 0x56
2177 :
2178 : static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2179 : {
2180 : u16 pci_config_word;
2181 :
2182 : if (noioapicquirk)
2183 : return;
2184 :
2185 : pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2186 : if (!pci_config_word) {
2187 : pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
2188 : dev->vendor, dev->device);
2189 : return;
2190 : }
2191 : pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
2192 : pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2193 : dev->vendor, dev->device);
2194 : }
2195 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2196 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2197 : #endif /* CONFIG_X86_IO_APIC */
2198 :
2199 : /*
2200 : * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2201 : * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2202 : * Re-allocate the region if needed...
2203 : */
2204 0 : static void quirk_tc86c001_ide(struct pci_dev *dev)
2205 : {
2206 0 : struct resource *r = &dev->resource[0];
2207 :
2208 0 : if (r->start & 0x8) {
2209 0 : r->flags |= IORESOURCE_UNSET;
2210 0 : r->start = 0;
2211 0 : r->end = 0xf;
2212 : }
2213 0 : }
2214 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2215 : PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2216 : quirk_tc86c001_ide);
2217 :
2218 : /*
2219 : * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
2220 : * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2221 : * being read correctly if bit 7 of the base address is set.
2222 : * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2223 : * Re-allocate the regions to a 256-byte boundary if necessary.
2224 : */
2225 0 : static void quirk_plx_pci9050(struct pci_dev *dev)
2226 : {
2227 : unsigned int bar;
2228 :
2229 : /* Fixed in revision 2 (PCI 9052). */
2230 0 : if (dev->revision >= 2)
2231 : return;
2232 0 : for (bar = 0; bar <= 1; bar++)
2233 0 : if (pci_resource_len(dev, bar) == 0x80 &&
2234 0 : (pci_resource_start(dev, bar) & 0x80)) {
2235 0 : struct resource *r = &dev->resource[bar];
2236 0 : pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2237 : bar);
2238 0 : r->flags |= IORESOURCE_UNSET;
2239 0 : r->start = 0;
2240 0 : r->end = 0xff;
2241 : }
2242 : }
2243 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2244 : quirk_plx_pci9050);
2245 : /*
2246 : * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2247 : * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2248 : * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2249 : * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2250 : *
2251 : * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2252 : * driver.
2253 : */
2254 : DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2255 : DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
2256 :
2257 0 : static void quirk_netmos(struct pci_dev *dev)
2258 : {
2259 0 : unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2260 0 : unsigned int num_serial = dev->subsystem_device & 0xf;
2261 :
2262 : /*
2263 : * These Netmos parts are multiport serial devices with optional
2264 : * parallel ports. Even when parallel ports are present, they
2265 : * are identified as class SERIAL, which means the serial driver
2266 : * will claim them. To prevent this, mark them as class OTHER.
2267 : * These combo devices should be claimed by parport_serial.
2268 : *
2269 : * The subdevice ID is of the form 0x00PS, where <P> is the number
2270 : * of parallel ports and <S> is the number of serial ports.
2271 : */
2272 0 : switch (dev->device) {
2273 : case PCI_DEVICE_ID_NETMOS_9835:
2274 : /* Well, this rule doesn't hold for the following 9835 device */
2275 0 : if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2276 : dev->subsystem_device == 0x0299)
2277 : return;
2278 : fallthrough;
2279 : case PCI_DEVICE_ID_NETMOS_9735:
2280 : case PCI_DEVICE_ID_NETMOS_9745:
2281 : case PCI_DEVICE_ID_NETMOS_9845:
2282 : case PCI_DEVICE_ID_NETMOS_9855:
2283 0 : if (num_parallel) {
2284 0 : pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2285 : dev->device, num_parallel, num_serial);
2286 0 : dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2287 0 : (dev->class & 0xff);
2288 : }
2289 : }
2290 : }
2291 : DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2292 : PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
2293 :
2294 0 : static void quirk_e100_interrupt(struct pci_dev *dev)
2295 : {
2296 : u16 command, pmcsr;
2297 : u8 __iomem *csr;
2298 : u8 cmd_hi;
2299 :
2300 0 : switch (dev->device) {
2301 : /* PCI IDs taken from drivers/net/e100.c */
2302 : case 0x1029:
2303 : case 0x1030 ... 0x1034:
2304 : case 0x1038 ... 0x103E:
2305 : case 0x1050 ... 0x1057:
2306 : case 0x1059:
2307 : case 0x1064 ... 0x106B:
2308 : case 0x1091 ... 0x1095:
2309 : case 0x1209:
2310 : case 0x1229:
2311 : case 0x2449:
2312 : case 0x2459:
2313 : case 0x245D:
2314 : case 0x27DC:
2315 : break;
2316 : default:
2317 0 : return;
2318 : }
2319 :
2320 : /*
2321 : * Some firmware hands off the e100 with interrupts enabled,
2322 : * which can cause a flood of interrupts if packets are
2323 : * received before the driver attaches to the device. So
2324 : * disable all e100 interrupts here. The driver will
2325 : * re-enable them when it's ready.
2326 : */
2327 0 : pci_read_config_word(dev, PCI_COMMAND, &command);
2328 :
2329 0 : if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
2330 : return;
2331 :
2332 : /*
2333 : * Check that the device is in the D0 power state. If it's not,
2334 : * there is no point to look any further.
2335 : */
2336 0 : if (dev->pm_cap) {
2337 0 : pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2338 0 : if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2339 : return;
2340 : }
2341 :
2342 : /* Convert from PCI bus to resource space. */
2343 0 : csr = ioremap(pci_resource_start(dev, 0), 8);
2344 0 : if (!csr) {
2345 0 : pci_warn(dev, "Can't map e100 registers\n");
2346 0 : return;
2347 : }
2348 :
2349 0 : cmd_hi = readb(csr + 3);
2350 0 : if (cmd_hi == 0) {
2351 0 : pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
2352 0 : writeb(1, csr + 3);
2353 : }
2354 :
2355 0 : iounmap(csr);
2356 : }
2357 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2358 : PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2359 :
2360 : /*
2361 : * The 82575 and 82598 may experience data corruption issues when transitioning
2362 : * out of L0S. To prevent this we need to disable L0S on the PCIe link.
2363 : */
2364 0 : static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2365 : {
2366 0 : pci_info(dev, "Disabling L0s\n");
2367 0 : pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2368 0 : }
2369 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2370 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2371 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2372 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2373 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2374 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2375 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2376 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2377 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2378 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2379 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2380 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2381 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2382 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2383 :
2384 0 : static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev)
2385 : {
2386 0 : pci_info(dev, "Disabling ASPM L0s/L1\n");
2387 0 : pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
2388 0 : }
2389 :
2390 : /*
2391 : * ASM1083/1085 PCIe-PCI bridge devices cause AER timeout errors on the
2392 : * upstream PCIe root port when ASPM is enabled. At least L0s mode is affected;
2393 : * disable both L0s and L1 for now to be safe.
2394 : */
2395 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1);
2396 :
2397 : /*
2398 : * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2399 : * Link bit cleared after starting the link retrain process to allow this
2400 : * process to finish.
2401 : *
2402 : * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the
2403 : * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2404 : */
2405 0 : static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2406 : {
2407 0 : dev->clear_retrain_link = 1;
2408 0 : pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2409 0 : }
2410 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe110, quirk_enable_clear_retrain_link);
2411 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe111, quirk_enable_clear_retrain_link);
2412 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe130, quirk_enable_clear_retrain_link);
2413 :
2414 0 : static void fixup_rev1_53c810(struct pci_dev *dev)
2415 : {
2416 0 : u32 class = dev->class;
2417 :
2418 : /*
2419 : * rev 1 ncr53c810 chips don't set the class at all which means
2420 : * they don't get their resources remapped. Fix that here.
2421 : */
2422 0 : if (class)
2423 : return;
2424 :
2425 0 : dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2426 0 : pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2427 : class, dev->class);
2428 : }
2429 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2430 :
2431 : /* Enable 1k I/O space granularity on the Intel P64H2 */
2432 0 : static void quirk_p64h2_1k_io(struct pci_dev *dev)
2433 : {
2434 : u16 en1k;
2435 :
2436 0 : pci_read_config_word(dev, 0x40, &en1k);
2437 :
2438 0 : if (en1k & 0x200) {
2439 0 : pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2440 0 : dev->io_window_1k = 1;
2441 : }
2442 0 : }
2443 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2444 :
2445 : /*
2446 : * Under some circumstances, AER is not linked with extended capabilities.
2447 : * Force it to be linked by setting the corresponding control bit in the
2448 : * config space.
2449 : */
2450 0 : static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2451 : {
2452 : uint8_t b;
2453 :
2454 0 : if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2455 0 : if (!(b & 0x20)) {
2456 0 : pci_write_config_byte(dev, 0xf41, b | 0x20);
2457 0 : pci_info(dev, "Linking AER extended capability\n");
2458 : }
2459 : }
2460 0 : }
2461 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2462 : quirk_nvidia_ck804_pcie_aer_ext_cap);
2463 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2464 : quirk_nvidia_ck804_pcie_aer_ext_cap);
2465 :
2466 0 : static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2467 : {
2468 : /*
2469 : * Disable PCI Bus Parking and PCI Master read caching on CX700
2470 : * which causes unspecified timing errors with a VT6212L on the PCI
2471 : * bus leading to USB2.0 packet loss.
2472 : *
2473 : * This quirk is only enabled if a second (on the external PCI bus)
2474 : * VT6212L is found -- the CX700 core itself also contains a USB
2475 : * host controller with the same PCI ID as the VT6212L.
2476 : */
2477 :
2478 : /* Count VT6212L instances */
2479 0 : struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2480 : PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2481 : uint8_t b;
2482 :
2483 : /*
2484 : * p should contain the first (internal) VT6212L -- see if we have
2485 : * an external one by searching again.
2486 : */
2487 0 : p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2488 0 : if (!p)
2489 0 : return;
2490 0 : pci_dev_put(p);
2491 :
2492 0 : if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2493 0 : if (b & 0x40) {
2494 : /* Turn off PCI Bus Parking */
2495 0 : pci_write_config_byte(dev, 0x76, b ^ 0x40);
2496 :
2497 0 : pci_info(dev, "Disabling VIA CX700 PCI parking\n");
2498 : }
2499 : }
2500 :
2501 0 : if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2502 0 : if (b != 0) {
2503 : /* Turn off PCI Master read caching */
2504 0 : pci_write_config_byte(dev, 0x72, 0x0);
2505 :
2506 : /* Set PCI Master Bus time-out to "1x16 PCLK" */
2507 0 : pci_write_config_byte(dev, 0x75, 0x1);
2508 :
2509 : /* Disable "Read FIFO Timer" */
2510 0 : pci_write_config_byte(dev, 0x77, 0x0);
2511 :
2512 0 : pci_info(dev, "Disabling VIA CX700 PCI caching\n");
2513 : }
2514 : }
2515 : }
2516 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2517 :
2518 0 : static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2519 : {
2520 : u32 rev;
2521 :
2522 0 : pci_read_config_dword(dev, 0xf4, &rev);
2523 :
2524 : /* Only CAP the MRRS if the device is a 5719 A0 */
2525 0 : if (rev == 0x05719000) {
2526 0 : int readrq = pcie_get_readrq(dev);
2527 0 : if (readrq > 2048)
2528 0 : pcie_set_readrq(dev, 2048);
2529 : }
2530 0 : }
2531 : DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2532 : PCI_DEVICE_ID_TIGON3_5719,
2533 : quirk_brcm_5719_limit_mrrs);
2534 :
2535 : /*
2536 : * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2537 : * hide device 6 which configures the overflow device access containing the
2538 : * DRBs - this is where we expose device 6.
2539 : * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2540 : */
2541 0 : static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2542 : {
2543 : u8 reg;
2544 :
2545 0 : if (pci_read_config_byte(dev, 0xF4, ®) == 0 && !(reg & 0x02)) {
2546 0 : pci_info(dev, "Enabling MCH 'Overflow' Device\n");
2547 0 : pci_write_config_byte(dev, 0xF4, reg | 0x02);
2548 : }
2549 0 : }
2550 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2551 : quirk_unhide_mch_dev6);
2552 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2553 : quirk_unhide_mch_dev6);
2554 :
2555 : #ifdef CONFIG_PCI_MSI
2556 : /*
2557 : * Some chipsets do not support MSI. We cannot easily rely on setting
2558 : * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2559 : * other buses controlled by the chipset even if Linux is not aware of it.
2560 : * Instead of setting the flag on all buses in the machine, simply disable
2561 : * MSI globally.
2562 : */
2563 0 : static void quirk_disable_all_msi(struct pci_dev *dev)
2564 : {
2565 0 : pci_no_msi();
2566 0 : pci_warn(dev, "MSI quirk detected; MSI disabled\n");
2567 0 : }
2568 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2569 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2570 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2571 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2572 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2573 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2574 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2575 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2576 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SAMSUNG, 0xa5e3, quirk_disable_all_msi);
2577 :
2578 : /* Disable MSI on chipsets that are known to not support it */
2579 0 : static void quirk_disable_msi(struct pci_dev *dev)
2580 : {
2581 0 : if (dev->subordinate) {
2582 0 : pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2583 0 : dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2584 : }
2585 0 : }
2586 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2587 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2588 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2589 :
2590 : /*
2591 : * The APC bridge device in AMD 780 family northbridges has some random
2592 : * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2593 : * we use the possible vendor/device IDs of the host bridge for the
2594 : * declared quirk, and search for the APC bridge by slot number.
2595 : */
2596 0 : static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2597 : {
2598 : struct pci_dev *apc_bridge;
2599 :
2600 0 : apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2601 0 : if (apc_bridge) {
2602 0 : if (apc_bridge->device == 0x9602)
2603 : quirk_disable_msi(apc_bridge);
2604 0 : pci_dev_put(apc_bridge);
2605 : }
2606 0 : }
2607 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2608 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2609 :
2610 : /*
2611 : * Go through the list of HyperTransport capabilities and return 1 if a HT
2612 : * MSI capability is found and enabled.
2613 : */
2614 0 : static int msi_ht_cap_enabled(struct pci_dev *dev)
2615 : {
2616 0 : int pos, ttl = PCI_FIND_CAP_TTL;
2617 :
2618 0 : pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2619 0 : while (pos && ttl--) {
2620 : u8 flags;
2621 :
2622 0 : if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2623 : &flags) == 0) {
2624 0 : pci_info(dev, "Found %s HT MSI Mapping\n",
2625 : flags & HT_MSI_FLAGS_ENABLE ?
2626 : "enabled" : "disabled");
2627 0 : return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2628 : }
2629 :
2630 0 : pos = pci_find_next_ht_capability(dev, pos,
2631 : HT_CAPTYPE_MSI_MAPPING);
2632 : }
2633 : return 0;
2634 : }
2635 :
2636 : /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
2637 0 : static void quirk_msi_ht_cap(struct pci_dev *dev)
2638 : {
2639 0 : if (!msi_ht_cap_enabled(dev))
2640 : quirk_disable_msi(dev);
2641 0 : }
2642 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2643 : quirk_msi_ht_cap);
2644 :
2645 : /*
2646 : * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
2647 : * if the MSI capability is set in any of these mappings.
2648 : */
2649 0 : static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2650 : {
2651 : struct pci_dev *pdev;
2652 :
2653 : /*
2654 : * Check HT MSI cap on this chipset and the root one. A single one
2655 : * having MSI is enough to be sure that MSI is supported.
2656 : */
2657 0 : pdev = pci_get_slot(dev->bus, 0);
2658 0 : if (!pdev)
2659 : return;
2660 0 : if (!msi_ht_cap_enabled(pdev))
2661 0 : quirk_msi_ht_cap(dev);
2662 0 : pci_dev_put(pdev);
2663 : }
2664 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2665 : quirk_nvidia_ck804_msi_ht_cap);
2666 :
2667 : /* Force enable MSI mapping capability on HT bridges */
2668 0 : static void ht_enable_msi_mapping(struct pci_dev *dev)
2669 : {
2670 0 : int pos, ttl = PCI_FIND_CAP_TTL;
2671 :
2672 0 : pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2673 0 : while (pos && ttl--) {
2674 : u8 flags;
2675 :
2676 0 : if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2677 : &flags) == 0) {
2678 0 : pci_info(dev, "Enabling HT MSI Mapping\n");
2679 :
2680 0 : pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2681 : flags | HT_MSI_FLAGS_ENABLE);
2682 : }
2683 0 : pos = pci_find_next_ht_capability(dev, pos,
2684 : HT_CAPTYPE_MSI_MAPPING);
2685 : }
2686 0 : }
2687 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2688 : PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2689 : ht_enable_msi_mapping);
2690 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2691 : ht_enable_msi_mapping);
2692 :
2693 : /*
2694 : * The P5N32-SLI motherboards from Asus have a problem with MSI
2695 : * for the MCP55 NIC. It is not yet determined whether the MSI problem
2696 : * also affects other devices. As for now, turn off MSI for this device.
2697 : */
2698 0 : static void nvenet_msi_disable(struct pci_dev *dev)
2699 : {
2700 0 : const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2701 :
2702 : if (board_name &&
2703 : (strstr(board_name, "P5N32-SLI PREMIUM") ||
2704 : strstr(board_name, "P5N32-E SLI"))) {
2705 : pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2706 : dev->no_msi = 1;
2707 : }
2708 0 : }
2709 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2710 : PCI_DEVICE_ID_NVIDIA_NVENET_15,
2711 : nvenet_msi_disable);
2712 :
2713 : /*
2714 : * PCIe spec r6.0 sec 6.1.4.3 says that if MSI/MSI-X is enabled, the device
2715 : * can't use INTx interrupts. Tegra's PCIe Root Ports don't generate MSI
2716 : * interrupts for PME and AER events; instead only INTx interrupts are
2717 : * generated. Though Tegra's PCIe Root Ports can generate MSI interrupts
2718 : * for other events, since PCIe specification doesn't support using a mix of
2719 : * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port
2720 : * service drivers registering their respective ISRs for MSIs.
2721 : */
2722 0 : static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev)
2723 : {
2724 0 : dev->no_msi = 1;
2725 0 : }
2726 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0,
2727 : PCI_CLASS_BRIDGE_PCI, 8,
2728 : pci_quirk_nvidia_tegra_disable_rp_msi);
2729 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1,
2730 : PCI_CLASS_BRIDGE_PCI, 8,
2731 : pci_quirk_nvidia_tegra_disable_rp_msi);
2732 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2,
2733 : PCI_CLASS_BRIDGE_PCI, 8,
2734 : pci_quirk_nvidia_tegra_disable_rp_msi);
2735 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0,
2736 : PCI_CLASS_BRIDGE_PCI, 8,
2737 : pci_quirk_nvidia_tegra_disable_rp_msi);
2738 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1,
2739 : PCI_CLASS_BRIDGE_PCI, 8,
2740 : pci_quirk_nvidia_tegra_disable_rp_msi);
2741 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c,
2742 : PCI_CLASS_BRIDGE_PCI, 8,
2743 : pci_quirk_nvidia_tegra_disable_rp_msi);
2744 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d,
2745 : PCI_CLASS_BRIDGE_PCI, 8,
2746 : pci_quirk_nvidia_tegra_disable_rp_msi);
2747 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12,
2748 : PCI_CLASS_BRIDGE_PCI, 8,
2749 : pci_quirk_nvidia_tegra_disable_rp_msi);
2750 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13,
2751 : PCI_CLASS_BRIDGE_PCI, 8,
2752 : pci_quirk_nvidia_tegra_disable_rp_msi);
2753 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae,
2754 : PCI_CLASS_BRIDGE_PCI, 8,
2755 : pci_quirk_nvidia_tegra_disable_rp_msi);
2756 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf,
2757 : PCI_CLASS_BRIDGE_PCI, 8,
2758 : pci_quirk_nvidia_tegra_disable_rp_msi);
2759 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5,
2760 : PCI_CLASS_BRIDGE_PCI, 8,
2761 : pci_quirk_nvidia_tegra_disable_rp_msi);
2762 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6,
2763 : PCI_CLASS_BRIDGE_PCI, 8,
2764 : pci_quirk_nvidia_tegra_disable_rp_msi);
2765 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x229a,
2766 : PCI_CLASS_BRIDGE_PCI, 8,
2767 : pci_quirk_nvidia_tegra_disable_rp_msi);
2768 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x229c,
2769 : PCI_CLASS_BRIDGE_PCI, 8,
2770 : pci_quirk_nvidia_tegra_disable_rp_msi);
2771 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x229e,
2772 : PCI_CLASS_BRIDGE_PCI, 8,
2773 : pci_quirk_nvidia_tegra_disable_rp_msi);
2774 :
2775 : /*
2776 : * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2777 : * config register. This register controls the routing of legacy
2778 : * interrupts from devices that route through the MCP55. If this register
2779 : * is misprogrammed, interrupts are only sent to the BSP, unlike
2780 : * conventional systems where the IRQ is broadcast to all online CPUs. Not
2781 : * having this register set properly prevents kdump from booting up
2782 : * properly, so let's make sure that we have it set correctly.
2783 : * Note that this is an undocumented register.
2784 : */
2785 0 : static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2786 : {
2787 : u32 cfg;
2788 :
2789 0 : if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2790 0 : return;
2791 :
2792 0 : pci_read_config_dword(dev, 0x74, &cfg);
2793 :
2794 0 : if (cfg & ((1 << 2) | (1 << 15))) {
2795 0 : pr_info("Rewriting IRQ routing register on MCP55\n");
2796 0 : cfg &= ~((1 << 2) | (1 << 15));
2797 0 : pci_write_config_dword(dev, 0x74, cfg);
2798 : }
2799 : }
2800 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2801 : PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2802 : nvbridge_check_legacy_irq_routing);
2803 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2804 : PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2805 : nvbridge_check_legacy_irq_routing);
2806 :
2807 0 : static int ht_check_msi_mapping(struct pci_dev *dev)
2808 : {
2809 0 : int pos, ttl = PCI_FIND_CAP_TTL;
2810 0 : int found = 0;
2811 :
2812 : /* Check if there is HT MSI cap or enabled on this device */
2813 0 : pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2814 0 : while (pos && ttl--) {
2815 : u8 flags;
2816 :
2817 0 : if (found < 1)
2818 0 : found = 1;
2819 0 : if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2820 : &flags) == 0) {
2821 0 : if (flags & HT_MSI_FLAGS_ENABLE) {
2822 0 : if (found < 2) {
2823 0 : found = 2;
2824 0 : break;
2825 : }
2826 : }
2827 : }
2828 0 : pos = pci_find_next_ht_capability(dev, pos,
2829 : HT_CAPTYPE_MSI_MAPPING);
2830 : }
2831 :
2832 0 : return found;
2833 : }
2834 :
2835 0 : static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2836 : {
2837 : struct pci_dev *dev;
2838 : int pos;
2839 : int i, dev_no;
2840 0 : int found = 0;
2841 :
2842 0 : dev_no = host_bridge->devfn >> 3;
2843 0 : for (i = dev_no + 1; i < 0x20; i++) {
2844 0 : dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2845 0 : if (!dev)
2846 0 : continue;
2847 :
2848 : /* found next host bridge? */
2849 0 : pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2850 0 : if (pos != 0) {
2851 0 : pci_dev_put(dev);
2852 : break;
2853 : }
2854 :
2855 0 : if (ht_check_msi_mapping(dev)) {
2856 0 : found = 1;
2857 0 : pci_dev_put(dev);
2858 : break;
2859 : }
2860 0 : pci_dev_put(dev);
2861 : }
2862 :
2863 0 : return found;
2864 : }
2865 :
2866 : #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2867 : #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2868 :
2869 0 : static int is_end_of_ht_chain(struct pci_dev *dev)
2870 : {
2871 : int pos, ctrl_off;
2872 0 : int end = 0;
2873 : u16 flags, ctrl;
2874 :
2875 0 : pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2876 :
2877 0 : if (!pos)
2878 : goto out;
2879 :
2880 0 : pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2881 :
2882 0 : ctrl_off = ((flags >> 10) & 1) ?
2883 0 : PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2884 0 : pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2885 :
2886 0 : if (ctrl & (1 << 6))
2887 0 : end = 1;
2888 :
2889 : out:
2890 0 : return end;
2891 : }
2892 :
2893 0 : static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2894 : {
2895 : struct pci_dev *host_bridge;
2896 : int pos;
2897 : int i, dev_no;
2898 0 : int found = 0;
2899 :
2900 0 : dev_no = dev->devfn >> 3;
2901 0 : for (i = dev_no; i >= 0; i--) {
2902 0 : host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2903 0 : if (!host_bridge)
2904 0 : continue;
2905 :
2906 0 : pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2907 0 : if (pos != 0) {
2908 : found = 1;
2909 : break;
2910 : }
2911 0 : pci_dev_put(host_bridge);
2912 : }
2913 :
2914 0 : if (!found)
2915 : return;
2916 :
2917 : /* don't enable end_device/host_bridge with leaf directly here */
2918 0 : if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2919 0 : host_bridge_with_leaf(host_bridge))
2920 : goto out;
2921 :
2922 : /* root did that ! */
2923 0 : if (msi_ht_cap_enabled(host_bridge))
2924 : goto out;
2925 :
2926 0 : ht_enable_msi_mapping(dev);
2927 :
2928 : out:
2929 0 : pci_dev_put(host_bridge);
2930 : }
2931 :
2932 0 : static void ht_disable_msi_mapping(struct pci_dev *dev)
2933 : {
2934 0 : int pos, ttl = PCI_FIND_CAP_TTL;
2935 :
2936 0 : pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2937 0 : while (pos && ttl--) {
2938 : u8 flags;
2939 :
2940 0 : if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2941 : &flags) == 0) {
2942 0 : pci_info(dev, "Disabling HT MSI Mapping\n");
2943 :
2944 0 : pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2945 0 : flags & ~HT_MSI_FLAGS_ENABLE);
2946 : }
2947 0 : pos = pci_find_next_ht_capability(dev, pos,
2948 : HT_CAPTYPE_MSI_MAPPING);
2949 : }
2950 0 : }
2951 :
2952 0 : static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2953 : {
2954 : struct pci_dev *host_bridge;
2955 : int pos;
2956 : int found;
2957 :
2958 0 : if (!pci_msi_enabled())
2959 : return;
2960 :
2961 : /* check if there is HT MSI cap or enabled on this device */
2962 0 : found = ht_check_msi_mapping(dev);
2963 :
2964 : /* no HT MSI CAP */
2965 0 : if (found == 0)
2966 : return;
2967 :
2968 : /*
2969 : * HT MSI mapping should be disabled on devices that are below
2970 : * a non-Hypertransport host bridge. Locate the host bridge...
2971 : */
2972 0 : host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2973 : PCI_DEVFN(0, 0));
2974 0 : if (host_bridge == NULL) {
2975 0 : pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2976 0 : return;
2977 : }
2978 :
2979 0 : pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2980 0 : if (pos != 0) {
2981 : /* Host bridge is to HT */
2982 0 : if (found == 1) {
2983 : /* it is not enabled, try to enable it */
2984 0 : if (all)
2985 0 : ht_enable_msi_mapping(dev);
2986 : else
2987 0 : nv_ht_enable_msi_mapping(dev);
2988 : }
2989 : goto out;
2990 : }
2991 :
2992 : /* HT MSI is not enabled */
2993 0 : if (found == 1)
2994 : goto out;
2995 :
2996 : /* Host bridge is not to HT, disable HT MSI mapping on this device */
2997 0 : ht_disable_msi_mapping(dev);
2998 :
2999 : out:
3000 0 : pci_dev_put(host_bridge);
3001 : }
3002 :
3003 0 : static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
3004 : {
3005 0 : return __nv_msi_ht_cap_quirk(dev, 1);
3006 : }
3007 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
3008 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
3009 :
3010 0 : static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
3011 : {
3012 0 : return __nv_msi_ht_cap_quirk(dev, 0);
3013 : }
3014 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
3015 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
3016 :
3017 0 : static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
3018 : {
3019 0 : dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3020 0 : }
3021 :
3022 0 : static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
3023 : {
3024 : struct pci_dev *p;
3025 :
3026 : /*
3027 : * SB700 MSI issue will be fixed at HW level from revision A21;
3028 : * we need check PCI REVISION ID of SMBus controller to get SB700
3029 : * revision.
3030 : */
3031 0 : p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3032 : NULL);
3033 0 : if (!p)
3034 : return;
3035 :
3036 0 : if ((p->revision < 0x3B) && (p->revision >= 0x30))
3037 0 : dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3038 0 : pci_dev_put(p);
3039 : }
3040 :
3041 0 : static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
3042 : {
3043 : /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
3044 0 : if (dev->revision < 0x18) {
3045 0 : pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
3046 0 : dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3047 : }
3048 0 : }
3049 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3050 : PCI_DEVICE_ID_TIGON3_5780,
3051 : quirk_msi_intx_disable_bug);
3052 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3053 : PCI_DEVICE_ID_TIGON3_5780S,
3054 : quirk_msi_intx_disable_bug);
3055 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3056 : PCI_DEVICE_ID_TIGON3_5714,
3057 : quirk_msi_intx_disable_bug);
3058 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3059 : PCI_DEVICE_ID_TIGON3_5714S,
3060 : quirk_msi_intx_disable_bug);
3061 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3062 : PCI_DEVICE_ID_TIGON3_5715,
3063 : quirk_msi_intx_disable_bug);
3064 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3065 : PCI_DEVICE_ID_TIGON3_5715S,
3066 : quirk_msi_intx_disable_bug);
3067 :
3068 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
3069 : quirk_msi_intx_disable_ati_bug);
3070 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
3071 : quirk_msi_intx_disable_ati_bug);
3072 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
3073 : quirk_msi_intx_disable_ati_bug);
3074 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
3075 : quirk_msi_intx_disable_ati_bug);
3076 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
3077 : quirk_msi_intx_disable_ati_bug);
3078 :
3079 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
3080 : quirk_msi_intx_disable_bug);
3081 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
3082 : quirk_msi_intx_disable_bug);
3083 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
3084 : quirk_msi_intx_disable_bug);
3085 :
3086 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
3087 : quirk_msi_intx_disable_bug);
3088 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
3089 : quirk_msi_intx_disable_bug);
3090 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
3091 : quirk_msi_intx_disable_bug);
3092 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
3093 : quirk_msi_intx_disable_bug);
3094 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
3095 : quirk_msi_intx_disable_bug);
3096 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
3097 : quirk_msi_intx_disable_bug);
3098 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
3099 : quirk_msi_intx_disable_qca_bug);
3100 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
3101 : quirk_msi_intx_disable_qca_bug);
3102 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
3103 : quirk_msi_intx_disable_qca_bug);
3104 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
3105 : quirk_msi_intx_disable_qca_bug);
3106 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
3107 : quirk_msi_intx_disable_qca_bug);
3108 :
3109 : /*
3110 : * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it
3111 : * should be disabled on platforms where the device (mistakenly) advertises it.
3112 : *
3113 : * Notice that this quirk also disables MSI (which may work, but hasn't been
3114 : * tested), since currently there is no standard way to disable only MSI-X.
3115 : *
3116 : * The 0031 device id is reused for other non Root Port device types,
3117 : * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class.
3118 : */
3119 0 : static void quirk_al_msi_disable(struct pci_dev *dev)
3120 : {
3121 0 : dev->no_msi = 1;
3122 0 : pci_warn(dev, "Disabling MSI/MSI-X\n");
3123 0 : }
3124 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031,
3125 : PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable);
3126 : #endif /* CONFIG_PCI_MSI */
3127 :
3128 : /*
3129 : * Allow manual resource allocation for PCI hotplug bridges via
3130 : * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
3131 : * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
3132 : * allocate resources when hotplug device is inserted and PCI bus is
3133 : * rescanned.
3134 : */
3135 0 : static void quirk_hotplug_bridge(struct pci_dev *dev)
3136 : {
3137 0 : dev->is_hotplug_bridge = 1;
3138 0 : }
3139 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
3140 :
3141 : /*
3142 : * This is a quirk for the Ricoh MMC controller found as a part of some
3143 : * multifunction chips.
3144 : *
3145 : * This is very similar and based on the ricoh_mmc driver written by
3146 : * Philip Langdale. Thank you for these magic sequences.
3147 : *
3148 : * These chips implement the four main memory card controllers (SD, MMC,
3149 : * MS, xD) and one or both of CardBus or FireWire.
3150 : *
3151 : * It happens that they implement SD and MMC support as separate
3152 : * controllers (and PCI functions). The Linux SDHCI driver supports MMC
3153 : * cards but the chip detects MMC cards in hardware and directs them to the
3154 : * MMC controller - so the SDHCI driver never sees them.
3155 : *
3156 : * To get around this, we must disable the useless MMC controller. At that
3157 : * point, the SDHCI controller will start seeing them. It seems to be the
3158 : * case that the relevant PCI registers to deactivate the MMC controller
3159 : * live on PCI function 0, which might be the CardBus controller or the
3160 : * FireWire controller, depending on the particular chip in question
3161 : *
3162 : * This has to be done early, because as soon as we disable the MMC controller
3163 : * other PCI functions shift up one level, e.g. function #2 becomes function
3164 : * #1, and this will confuse the PCI core.
3165 : */
3166 : #ifdef CONFIG_MMC_RICOH_MMC
3167 : static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
3168 : {
3169 : u8 write_enable;
3170 : u8 write_target;
3171 : u8 disable;
3172 :
3173 : /*
3174 : * Disable via CardBus interface
3175 : *
3176 : * This must be done via function #0
3177 : */
3178 : if (PCI_FUNC(dev->devfn))
3179 : return;
3180 :
3181 : pci_read_config_byte(dev, 0xB7, &disable);
3182 : if (disable & 0x02)
3183 : return;
3184 :
3185 : pci_read_config_byte(dev, 0x8E, &write_enable);
3186 : pci_write_config_byte(dev, 0x8E, 0xAA);
3187 : pci_read_config_byte(dev, 0x8D, &write_target);
3188 : pci_write_config_byte(dev, 0x8D, 0xB7);
3189 : pci_write_config_byte(dev, 0xB7, disable | 0x02);
3190 : pci_write_config_byte(dev, 0x8E, write_enable);
3191 : pci_write_config_byte(dev, 0x8D, write_target);
3192 :
3193 : pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
3194 : pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3195 : }
3196 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3197 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3198 :
3199 : static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
3200 : {
3201 : u8 write_enable;
3202 : u8 disable;
3203 :
3204 : /*
3205 : * Disable via FireWire interface
3206 : *
3207 : * This must be done via function #0
3208 : */
3209 : if (PCI_FUNC(dev->devfn))
3210 : return;
3211 : /*
3212 : * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
3213 : * certain types of SD/MMC cards. Lowering the SD base clock
3214 : * frequency from 200Mhz to 50Mhz fixes this issue.
3215 : *
3216 : * 0x150 - SD2.0 mode enable for changing base clock
3217 : * frequency to 50Mhz
3218 : * 0xe1 - Base clock frequency
3219 : * 0x32 - 50Mhz new clock frequency
3220 : * 0xf9 - Key register for 0x150
3221 : * 0xfc - key register for 0xe1
3222 : */
3223 : if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3224 : dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
3225 : pci_write_config_byte(dev, 0xf9, 0xfc);
3226 : pci_write_config_byte(dev, 0x150, 0x10);
3227 : pci_write_config_byte(dev, 0xf9, 0x00);
3228 : pci_write_config_byte(dev, 0xfc, 0x01);
3229 : pci_write_config_byte(dev, 0xe1, 0x32);
3230 : pci_write_config_byte(dev, 0xfc, 0x00);
3231 :
3232 : pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
3233 : }
3234 :
3235 : pci_read_config_byte(dev, 0xCB, &disable);
3236 :
3237 : if (disable & 0x02)
3238 : return;
3239 :
3240 : pci_read_config_byte(dev, 0xCA, &write_enable);
3241 : pci_write_config_byte(dev, 0xCA, 0x57);
3242 : pci_write_config_byte(dev, 0xCB, disable | 0x02);
3243 : pci_write_config_byte(dev, 0xCA, write_enable);
3244 :
3245 : pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3246 : pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3247 :
3248 : }
3249 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3250 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3251 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3252 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3253 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3254 : DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3255 : #endif /*CONFIG_MMC_RICOH_MMC*/
3256 :
3257 : #ifdef CONFIG_DMAR_TABLE
3258 : #define VTUNCERRMSK_REG 0x1ac
3259 : #define VTD_MSK_SPEC_ERRORS (1 << 31)
3260 : /*
3261 : * This is a quirk for masking VT-d spec-defined errors to platform error
3262 : * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
3263 : * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3264 : * on the RAS config settings of the platform) when a VT-d fault happens.
3265 : * The resulting SMI caused the system to hang.
3266 : *
3267 : * VT-d spec-related errors are already handled by the VT-d OS code, so no
3268 : * need to report the same error through other channels.
3269 : */
3270 : static void vtd_mask_spec_errors(struct pci_dev *dev)
3271 : {
3272 : u32 word;
3273 :
3274 : pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3275 : pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3276 : }
3277 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3278 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3279 : #endif
3280 :
3281 0 : static void fixup_ti816x_class(struct pci_dev *dev)
3282 : {
3283 0 : u32 class = dev->class;
3284 :
3285 : /* TI 816x devices do not have class code set when in PCIe boot mode */
3286 0 : dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3287 0 : pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
3288 : class, dev->class);
3289 0 : }
3290 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
3291 : PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
3292 :
3293 : /*
3294 : * Some PCIe devices do not work reliably with the claimed maximum
3295 : * payload size supported.
3296 : */
3297 0 : static void fixup_mpss_256(struct pci_dev *dev)
3298 : {
3299 0 : dev->pcie_mpss = 1; /* 256 bytes */
3300 0 : }
3301 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3302 : PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3303 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3304 : PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3305 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3306 : PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3307 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ASMEDIA, 0x0612, fixup_mpss_256);
3308 :
3309 : /*
3310 : * Intel 5000 and 5100 Memory controllers have an erratum with read completion
3311 : * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3312 : * Since there is no way of knowing what the PCIe MPS on each fabric will be
3313 : * until all of the devices are discovered and buses walked, read completion
3314 : * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3315 : * it is possible to hotplug a device with MPS of 256B.
3316 : */
3317 0 : static void quirk_intel_mc_errata(struct pci_dev *dev)
3318 : {
3319 : int err;
3320 : u16 rcc;
3321 :
3322 0 : if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3323 : pcie_bus_config == PCIE_BUS_DEFAULT)
3324 0 : return;
3325 :
3326 : /*
3327 : * Intel erratum specifies bits to change but does not say what
3328 : * they are. Keeping them magical until such time as the registers
3329 : * and values can be explained.
3330 : */
3331 0 : err = pci_read_config_word(dev, 0x48, &rcc);
3332 0 : if (err) {
3333 0 : pci_err(dev, "Error attempting to read the read completion coalescing register\n");
3334 0 : return;
3335 : }
3336 :
3337 0 : if (!(rcc & (1 << 10)))
3338 : return;
3339 :
3340 0 : rcc &= ~(1 << 10);
3341 :
3342 0 : err = pci_write_config_word(dev, 0x48, rcc);
3343 0 : if (err) {
3344 0 : pci_err(dev, "Error attempting to write the read completion coalescing register\n");
3345 0 : return;
3346 : }
3347 :
3348 0 : pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3349 : }
3350 : /* Intel 5000 series memory controllers and ports 2-7 */
3351 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3352 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3353 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3354 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3355 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3356 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3357 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3358 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3359 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3360 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3361 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3362 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3363 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3364 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3365 : /* Intel 5100 series memory controllers and ports 2-7 */
3366 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3367 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3368 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3369 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3370 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3371 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3372 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3373 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3374 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3375 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3376 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3377 :
3378 : /*
3379 : * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3380 : * To work around this, query the size it should be configured to by the
3381 : * device and modify the resource end to correspond to this new size.
3382 : */
3383 0 : static void quirk_intel_ntb(struct pci_dev *dev)
3384 : {
3385 : int rc;
3386 : u8 val;
3387 :
3388 0 : rc = pci_read_config_byte(dev, 0x00D0, &val);
3389 0 : if (rc)
3390 0 : return;
3391 :
3392 0 : dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3393 :
3394 0 : rc = pci_read_config_byte(dev, 0x00D1, &val);
3395 0 : if (rc)
3396 : return;
3397 :
3398 0 : dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3399 : }
3400 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3401 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3402 :
3403 : /*
3404 : * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3405 : * though no one is handling them (e.g., if the i915 driver is never
3406 : * loaded). Additionally the interrupt destination is not set up properly
3407 : * and the interrupt ends up -somewhere-.
3408 : *
3409 : * These spurious interrupts are "sticky" and the kernel disables the
3410 : * (shared) interrupt line after 100,000+ generated interrupts.
3411 : *
3412 : * Fix it by disabling the still enabled interrupts. This resolves crashes
3413 : * often seen on monitor unplug.
3414 : */
3415 : #define I915_DEIER_REG 0x4400c
3416 0 : static void disable_igfx_irq(struct pci_dev *dev)
3417 : {
3418 0 : void __iomem *regs = pci_iomap(dev, 0, 0);
3419 0 : if (regs == NULL) {
3420 0 : pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
3421 0 : return;
3422 : }
3423 :
3424 : /* Check if any interrupt line is still enabled */
3425 0 : if (readl(regs + I915_DEIER_REG) != 0) {
3426 0 : pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3427 :
3428 0 : writel(0, regs + I915_DEIER_REG);
3429 : }
3430 :
3431 0 : pci_iounmap(dev, regs);
3432 : }
3433 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3434 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3435 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
3436 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3437 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
3438 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3439 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3440 :
3441 : /*
3442 : * PCI devices which are on Intel chips can skip the 10ms delay
3443 : * before entering D3 mode.
3444 : */
3445 0 : static void quirk_remove_d3hot_delay(struct pci_dev *dev)
3446 : {
3447 0 : dev->d3hot_delay = 0;
3448 0 : }
3449 : /* C600 Series devices do not need 10ms d3hot_delay */
3450 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3hot_delay);
3451 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3hot_delay);
3452 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3hot_delay);
3453 : /* Lynxpoint-H PCH devices do not need 10ms d3hot_delay */
3454 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3hot_delay);
3455 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3hot_delay);
3456 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3hot_delay);
3457 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3hot_delay);
3458 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3hot_delay);
3459 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3hot_delay);
3460 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3hot_delay);
3461 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3hot_delay);
3462 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3hot_delay);
3463 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3hot_delay);
3464 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3hot_delay);
3465 : /* Intel Cherrytrail devices do not need 10ms d3hot_delay */
3466 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3hot_delay);
3467 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3hot_delay);
3468 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3hot_delay);
3469 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3hot_delay);
3470 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3hot_delay);
3471 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3hot_delay);
3472 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3hot_delay);
3473 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3hot_delay);
3474 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3hot_delay);
3475 :
3476 : /*
3477 : * Some devices may pass our check in pci_intx_mask_supported() if
3478 : * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3479 : * support this feature.
3480 : */
3481 0 : static void quirk_broken_intx_masking(struct pci_dev *dev)
3482 : {
3483 0 : dev->broken_intx_masking = 1;
3484 0 : }
3485 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3486 : quirk_broken_intx_masking);
3487 : DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3488 : quirk_broken_intx_masking);
3489 : DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3490 : quirk_broken_intx_masking);
3491 :
3492 : /*
3493 : * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3494 : * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3495 : *
3496 : * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3497 : */
3498 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3499 : quirk_broken_intx_masking);
3500 :
3501 : /*
3502 : * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3503 : * DisINTx can be set but the interrupt status bit is non-functional.
3504 : */
3505 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3506 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3507 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3508 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3509 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3510 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3511 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3512 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3513 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3514 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3515 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3516 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3517 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3518 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3519 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3520 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
3521 :
3522 : static u16 mellanox_broken_intx_devs[] = {
3523 : PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3524 : PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3525 : PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3526 : PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3527 : PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3528 : PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3529 : PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3530 : PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3531 : PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3532 : PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3533 : PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3534 : PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3535 : PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3536 : PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3537 : };
3538 :
3539 : #define CONNECTX_4_CURR_MAX_MINOR 99
3540 : #define CONNECTX_4_INTX_SUPPORT_MINOR 14
3541 :
3542 : /*
3543 : * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3544 : * If so, don't mark it as broken.
3545 : * FW minor > 99 means older FW version format and no INTx masking support.
3546 : * FW minor < 14 means new FW version format and no INTx masking support.
3547 : */
3548 0 : static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3549 : {
3550 : __be32 __iomem *fw_ver;
3551 : u16 fw_major;
3552 : u16 fw_minor;
3553 : u16 fw_subminor;
3554 : u32 fw_maj_min;
3555 : u32 fw_sub_min;
3556 : int i;
3557 :
3558 0 : for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3559 0 : if (pdev->device == mellanox_broken_intx_devs[i]) {
3560 0 : pdev->broken_intx_masking = 1;
3561 0 : return;
3562 : }
3563 : }
3564 :
3565 : /*
3566 : * Getting here means Connect-IB cards and up. Connect-IB has no INTx
3567 : * support so shouldn't be checked further
3568 : */
3569 0 : if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3570 : return;
3571 :
3572 0 : if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3573 : pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3574 : return;
3575 :
3576 : /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3577 0 : if (pci_enable_device_mem(pdev)) {
3578 0 : pci_warn(pdev, "Can't enable device memory\n");
3579 0 : return;
3580 : }
3581 :
3582 0 : fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3583 0 : if (!fw_ver) {
3584 0 : pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
3585 0 : goto out;
3586 : }
3587 :
3588 : /* Reading from resource space should be 32b aligned */
3589 0 : fw_maj_min = ioread32be(fw_ver);
3590 0 : fw_sub_min = ioread32be(fw_ver + 1);
3591 0 : fw_major = fw_maj_min & 0xffff;
3592 0 : fw_minor = fw_maj_min >> 16;
3593 0 : fw_subminor = fw_sub_min & 0xffff;
3594 0 : if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3595 : fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3596 0 : pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3597 : fw_major, fw_minor, fw_subminor, pdev->device ==
3598 : PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3599 0 : pdev->broken_intx_masking = 1;
3600 : }
3601 :
3602 0 : iounmap(fw_ver);
3603 :
3604 : out:
3605 0 : pci_disable_device(pdev);
3606 : }
3607 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3608 : mellanox_check_broken_intx_masking);
3609 :
3610 0 : static void quirk_no_bus_reset(struct pci_dev *dev)
3611 : {
3612 0 : dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3613 0 : }
3614 :
3615 : /*
3616 : * Some NVIDIA GPU devices do not work with bus reset, SBR needs to be
3617 : * prevented for those affected devices.
3618 : */
3619 0 : static void quirk_nvidia_no_bus_reset(struct pci_dev *dev)
3620 : {
3621 0 : if ((dev->device & 0xffc0) == 0x2340)
3622 : quirk_no_bus_reset(dev);
3623 0 : }
3624 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
3625 : quirk_nvidia_no_bus_reset);
3626 :
3627 : /*
3628 : * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3629 : * The device will throw a Link Down error on AER-capable systems and
3630 : * regardless of AER, config space of the device is never accessible again
3631 : * and typically causes the system to hang or reset when access is attempted.
3632 : * https://lore.kernel.org/r/20140923210318.498dacbd@dualc.maya.org/
3633 : */
3634 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3635 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3636 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3637 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3638 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
3639 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003e, quirk_no_bus_reset);
3640 :
3641 : /*
3642 : * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3643 : * reset when used with certain child devices. After the reset, config
3644 : * accesses to the child may fail.
3645 : */
3646 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3647 :
3648 : /*
3649 : * Some TI KeyStone C667X devices do not support bus/hot reset. The PCIESS
3650 : * automatically disables LTSSM when Secondary Bus Reset is received and
3651 : * the device stops working. Prevent bus reset for these devices. With
3652 : * this change, the device can be assigned to VMs with VFIO, but it will
3653 : * leak state between VMs. Reference
3654 : * https://e2e.ti.com/support/processors/f/791/t/954382
3655 : */
3656 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0xb005, quirk_no_bus_reset);
3657 :
3658 0 : static void quirk_no_pm_reset(struct pci_dev *dev)
3659 : {
3660 : /*
3661 : * We can't do a bus reset on root bus devices, but an ineffective
3662 : * PM reset may be better than nothing.
3663 : */
3664 0 : if (!pci_is_root_bus(dev->bus))
3665 0 : dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3666 0 : }
3667 :
3668 : /*
3669 : * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3670 : * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3671 : * to have no effect on the device: it retains the framebuffer contents and
3672 : * monitor sync. Advertising this support makes other layers, like VFIO,
3673 : * assume pci_reset_function() is viable for this device. Mark it as
3674 : * unavailable to skip it when testing reset methods.
3675 : */
3676 : DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3677 : PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3678 :
3679 : /*
3680 : * Thunderbolt controllers with broken MSI hotplug signaling:
3681 : * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3682 : * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3683 : */
3684 0 : static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3685 : {
3686 0 : if (pdev->is_hotplug_bridge &&
3687 0 : (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3688 0 : pdev->revision <= 1))
3689 0 : pdev->no_msi = 1;
3690 0 : }
3691 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3692 : quirk_thunderbolt_hotplug_msi);
3693 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3694 : quirk_thunderbolt_hotplug_msi);
3695 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3696 : quirk_thunderbolt_hotplug_msi);
3697 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3698 : quirk_thunderbolt_hotplug_msi);
3699 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3700 : quirk_thunderbolt_hotplug_msi);
3701 :
3702 : #ifdef CONFIG_ACPI
3703 : /*
3704 : * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3705 : *
3706 : * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3707 : * shutdown before suspend. Otherwise the native host interface (NHI) will not
3708 : * be present after resume if a device was plugged in before suspend.
3709 : *
3710 : * The Thunderbolt controller consists of a PCIe switch with downstream
3711 : * bridges leading to the NHI and to the tunnel PCI bridges.
3712 : *
3713 : * This quirk cuts power to the whole chip. Therefore we have to apply it
3714 : * during suspend_noirq of the upstream bridge.
3715 : *
3716 : * Power is automagically restored before resume. No action is needed.
3717 : */
3718 : static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3719 : {
3720 : acpi_handle bridge, SXIO, SXFP, SXLV;
3721 :
3722 : if (!x86_apple_machine)
3723 : return;
3724 : if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3725 : return;
3726 :
3727 : /*
3728 : * SXIO/SXFP/SXLF turns off power to the Thunderbolt controller.
3729 : * We don't know how to turn it back on again, but firmware does,
3730 : * so we can only use SXIO/SXFP/SXLF if we're suspending via
3731 : * firmware.
3732 : */
3733 : if (!pm_suspend_via_firmware())
3734 : return;
3735 :
3736 : bridge = ACPI_HANDLE(&dev->dev);
3737 : if (!bridge)
3738 : return;
3739 :
3740 : /*
3741 : * SXIO and SXLV are present only on machines requiring this quirk.
3742 : * Thunderbolt bridges in external devices might have the same
3743 : * device ID as those on the host, but they will not have the
3744 : * associated ACPI methods. This implicitly checks that we are at
3745 : * the right bridge.
3746 : */
3747 : if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3748 : || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3749 : || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3750 : return;
3751 : pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
3752 :
3753 : /* magic sequence */
3754 : acpi_execute_simple_method(SXIO, NULL, 1);
3755 : acpi_execute_simple_method(SXFP, NULL, 0);
3756 : msleep(300);
3757 : acpi_execute_simple_method(SXLV, NULL, 0);
3758 : acpi_execute_simple_method(SXIO, NULL, 0);
3759 : acpi_execute_simple_method(SXLV, NULL, 0);
3760 : }
3761 : DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3762 : PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3763 : quirk_apple_poweroff_thunderbolt);
3764 : #endif
3765 :
3766 : /*
3767 : * Following are device-specific reset methods which can be used to
3768 : * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3769 : * not available.
3770 : */
3771 0 : static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, bool probe)
3772 : {
3773 : /*
3774 : * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3775 : *
3776 : * The 82599 supports FLR on VFs, but FLR support is reported only
3777 : * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3778 : * Thus we must call pcie_flr() directly without first checking if it is
3779 : * supported.
3780 : */
3781 0 : if (!probe)
3782 0 : pcie_flr(dev);
3783 0 : return 0;
3784 : }
3785 :
3786 : #define SOUTH_CHICKEN2 0xc2004
3787 : #define PCH_PP_STATUS 0xc7200
3788 : #define PCH_PP_CONTROL 0xc7204
3789 : #define MSG_CTL 0x45010
3790 : #define NSDE_PWR_STATE 0xd0100
3791 : #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3792 :
3793 0 : static int reset_ivb_igd(struct pci_dev *dev, bool probe)
3794 : {
3795 : void __iomem *mmio_base;
3796 : unsigned long timeout;
3797 : u32 val;
3798 :
3799 0 : if (probe)
3800 : return 0;
3801 :
3802 0 : mmio_base = pci_iomap(dev, 0, 0);
3803 0 : if (!mmio_base)
3804 : return -ENOMEM;
3805 :
3806 0 : iowrite32(0x00000002, mmio_base + MSG_CTL);
3807 :
3808 : /*
3809 : * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3810 : * driver loaded sets the right bits. However, this's a reset and
3811 : * the bits have been set by i915 previously, so we clobber
3812 : * SOUTH_CHICKEN2 register directly here.
3813 : */
3814 0 : iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3815 :
3816 0 : val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3817 0 : iowrite32(val, mmio_base + PCH_PP_CONTROL);
3818 :
3819 0 : timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3820 : do {
3821 0 : val = ioread32(mmio_base + PCH_PP_STATUS);
3822 0 : if ((val & 0xb0000000) == 0)
3823 : goto reset_complete;
3824 0 : msleep(10);
3825 0 : } while (time_before(jiffies, timeout));
3826 0 : pci_warn(dev, "timeout during reset\n");
3827 :
3828 : reset_complete:
3829 0 : iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3830 :
3831 0 : pci_iounmap(dev, mmio_base);
3832 0 : return 0;
3833 : }
3834 :
3835 : /* Device-specific reset method for Chelsio T4-based adapters */
3836 0 : static int reset_chelsio_generic_dev(struct pci_dev *dev, bool probe)
3837 : {
3838 : u16 old_command;
3839 : u16 msix_flags;
3840 :
3841 : /*
3842 : * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3843 : * that we have no device-specific reset method.
3844 : */
3845 0 : if ((dev->device & 0xf000) != 0x4000)
3846 : return -ENOTTY;
3847 :
3848 : /*
3849 : * If this is the "probe" phase, return 0 indicating that we can
3850 : * reset this device.
3851 : */
3852 0 : if (probe)
3853 : return 0;
3854 :
3855 : /*
3856 : * T4 can wedge if there are DMAs in flight within the chip and Bus
3857 : * Master has been disabled. We need to have it on till the Function
3858 : * Level Reset completes. (BUS_MASTER is disabled in
3859 : * pci_reset_function()).
3860 : */
3861 0 : pci_read_config_word(dev, PCI_COMMAND, &old_command);
3862 0 : pci_write_config_word(dev, PCI_COMMAND,
3863 : old_command | PCI_COMMAND_MASTER);
3864 :
3865 : /*
3866 : * Perform the actual device function reset, saving and restoring
3867 : * configuration information around the reset.
3868 : */
3869 0 : pci_save_state(dev);
3870 :
3871 : /*
3872 : * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3873 : * are disabled when an MSI-X interrupt message needs to be delivered.
3874 : * So we briefly re-enable MSI-X interrupts for the duration of the
3875 : * FLR. The pci_restore_state() below will restore the original
3876 : * MSI-X state.
3877 : */
3878 0 : pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3879 0 : if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3880 0 : pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3881 : msix_flags |
3882 : PCI_MSIX_FLAGS_ENABLE |
3883 : PCI_MSIX_FLAGS_MASKALL);
3884 :
3885 0 : pcie_flr(dev);
3886 :
3887 : /*
3888 : * Restore the configuration information (BAR values, etc.) including
3889 : * the original PCI Configuration Space Command word, and return
3890 : * success.
3891 : */
3892 0 : pci_restore_state(dev);
3893 0 : pci_write_config_word(dev, PCI_COMMAND, old_command);
3894 0 : return 0;
3895 : }
3896 :
3897 : #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3898 : #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3899 : #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3900 :
3901 : /*
3902 : * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3903 : * FLR where config space reads from the device return -1. We seem to be
3904 : * able to avoid this condition if we disable the NVMe controller prior to
3905 : * FLR. This quirk is generic for any NVMe class device requiring similar
3906 : * assistance to quiesce the device prior to FLR.
3907 : *
3908 : * NVMe specification: https://nvmexpress.org/resources/specifications/
3909 : * Revision 1.0e:
3910 : * Chapter 2: Required and optional PCI config registers
3911 : * Chapter 3: NVMe control registers
3912 : * Chapter 7.3: Reset behavior
3913 : */
3914 0 : static int nvme_disable_and_flr(struct pci_dev *dev, bool probe)
3915 : {
3916 : void __iomem *bar;
3917 : u16 cmd;
3918 : u32 cfg;
3919 :
3920 0 : if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3921 0 : pcie_reset_flr(dev, PCI_RESET_PROBE) || !pci_resource_start(dev, 0))
3922 : return -ENOTTY;
3923 :
3924 0 : if (probe)
3925 : return 0;
3926 :
3927 0 : bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3928 0 : if (!bar)
3929 : return -ENOTTY;
3930 :
3931 0 : pci_read_config_word(dev, PCI_COMMAND, &cmd);
3932 0 : pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3933 :
3934 0 : cfg = readl(bar + NVME_REG_CC);
3935 :
3936 : /* Disable controller if enabled */
3937 0 : if (cfg & NVME_CC_ENABLE) {
3938 0 : u32 cap = readl(bar + NVME_REG_CAP);
3939 : unsigned long timeout;
3940 :
3941 : /*
3942 : * Per nvme_disable_ctrl() skip shutdown notification as it
3943 : * could complete commands to the admin queue. We only intend
3944 : * to quiesce the device before reset.
3945 : */
3946 0 : cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3947 :
3948 0 : writel(cfg, bar + NVME_REG_CC);
3949 :
3950 : /*
3951 : * Some controllers require an additional delay here, see
3952 : * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
3953 : * supported by this quirk.
3954 : */
3955 :
3956 : /* Cap register provides max timeout in 500ms increments */
3957 0 : timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3958 :
3959 : for (;;) {
3960 0 : u32 status = readl(bar + NVME_REG_CSTS);
3961 :
3962 : /* Ready status becomes zero on disable complete */
3963 0 : if (!(status & NVME_CSTS_RDY))
3964 : break;
3965 :
3966 0 : msleep(100);
3967 :
3968 0 : if (time_after(jiffies, timeout)) {
3969 0 : pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
3970 0 : break;
3971 : }
3972 : }
3973 : }
3974 :
3975 0 : pci_iounmap(dev, bar);
3976 :
3977 0 : pcie_flr(dev);
3978 :
3979 0 : return 0;
3980 : }
3981 :
3982 : /*
3983 : * Intel DC P3700 NVMe controller will timeout waiting for ready status
3984 : * to change after NVMe enable if the driver starts interacting with the
3985 : * device too soon after FLR. A 250ms delay after FLR has heuristically
3986 : * proven to produce reliably working results for device assignment cases.
3987 : */
3988 0 : static int delay_250ms_after_flr(struct pci_dev *dev, bool probe)
3989 : {
3990 0 : if (probe)
3991 0 : return pcie_reset_flr(dev, PCI_RESET_PROBE);
3992 :
3993 0 : pcie_reset_flr(dev, PCI_RESET_DO_RESET);
3994 :
3995 0 : msleep(250);
3996 :
3997 0 : return 0;
3998 : }
3999 :
4000 : #define PCI_DEVICE_ID_HINIC_VF 0x375E
4001 : #define HINIC_VF_FLR_TYPE 0x1000
4002 : #define HINIC_VF_FLR_CAP_BIT (1UL << 30)
4003 : #define HINIC_VF_OP 0xE80
4004 : #define HINIC_VF_FLR_PROC_BIT (1UL << 18)
4005 : #define HINIC_OPERATION_TIMEOUT 15000 /* 15 seconds */
4006 :
4007 : /* Device-specific reset method for Huawei Intelligent NIC virtual functions */
4008 0 : static int reset_hinic_vf_dev(struct pci_dev *pdev, bool probe)
4009 : {
4010 : unsigned long timeout;
4011 : void __iomem *bar;
4012 : u32 val;
4013 :
4014 0 : if (probe)
4015 : return 0;
4016 :
4017 0 : bar = pci_iomap(pdev, 0, 0);
4018 0 : if (!bar)
4019 : return -ENOTTY;
4020 :
4021 : /* Get and check firmware capabilities */
4022 0 : val = ioread32be(bar + HINIC_VF_FLR_TYPE);
4023 0 : if (!(val & HINIC_VF_FLR_CAP_BIT)) {
4024 0 : pci_iounmap(pdev, bar);
4025 0 : return -ENOTTY;
4026 : }
4027 :
4028 : /* Set HINIC_VF_FLR_PROC_BIT for the start of FLR */
4029 0 : val = ioread32be(bar + HINIC_VF_OP);
4030 0 : val = val | HINIC_VF_FLR_PROC_BIT;
4031 0 : iowrite32be(val, bar + HINIC_VF_OP);
4032 :
4033 0 : pcie_flr(pdev);
4034 :
4035 : /*
4036 : * The device must recapture its Bus and Device Numbers after FLR
4037 : * in order generate Completions. Issue a config write to let the
4038 : * device capture this information.
4039 : */
4040 0 : pci_write_config_word(pdev, PCI_VENDOR_ID, 0);
4041 :
4042 : /* Firmware clears HINIC_VF_FLR_PROC_BIT when reset is complete */
4043 0 : timeout = jiffies + msecs_to_jiffies(HINIC_OPERATION_TIMEOUT);
4044 : do {
4045 0 : val = ioread32be(bar + HINIC_VF_OP);
4046 0 : if (!(val & HINIC_VF_FLR_PROC_BIT))
4047 : goto reset_complete;
4048 0 : msleep(20);
4049 0 : } while (time_before(jiffies, timeout));
4050 :
4051 0 : val = ioread32be(bar + HINIC_VF_OP);
4052 0 : if (!(val & HINIC_VF_FLR_PROC_BIT))
4053 : goto reset_complete;
4054 :
4055 0 : pci_warn(pdev, "Reset dev timeout, FLR ack reg: %#010x\n", val);
4056 :
4057 : reset_complete:
4058 0 : pci_iounmap(pdev, bar);
4059 :
4060 0 : return 0;
4061 : }
4062 :
4063 : static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
4064 : { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
4065 : reset_intel_82599_sfp_virtfn },
4066 : { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
4067 : reset_ivb_igd },
4068 : { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
4069 : reset_ivb_igd },
4070 : { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
4071 : { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
4072 : { PCI_VENDOR_ID_INTEL, 0x0a54, delay_250ms_after_flr },
4073 : { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4074 : reset_chelsio_generic_dev },
4075 : { PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HINIC_VF,
4076 : reset_hinic_vf_dev },
4077 : { 0 }
4078 : };
4079 :
4080 : /*
4081 : * These device-specific reset methods are here rather than in a driver
4082 : * because when a host assigns a device to a guest VM, the host may need
4083 : * to reset the device but probably doesn't have a driver for it.
4084 : */
4085 0 : int pci_dev_specific_reset(struct pci_dev *dev, bool probe)
4086 : {
4087 : const struct pci_dev_reset_methods *i;
4088 :
4089 0 : for (i = pci_dev_reset_methods; i->reset; i++) {
4090 0 : if ((i->vendor == dev->vendor ||
4091 0 : i->vendor == (u16)PCI_ANY_ID) &&
4092 0 : (i->device == dev->device ||
4093 : i->device == (u16)PCI_ANY_ID))
4094 0 : return i->reset(dev, probe);
4095 : }
4096 :
4097 : return -ENOTTY;
4098 : }
4099 :
4100 0 : static void quirk_dma_func0_alias(struct pci_dev *dev)
4101 : {
4102 0 : if (PCI_FUNC(dev->devfn) != 0)
4103 0 : pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1);
4104 0 : }
4105 :
4106 : /*
4107 : * https://bugzilla.redhat.com/show_bug.cgi?id=605888
4108 : *
4109 : * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
4110 : */
4111 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
4112 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
4113 :
4114 0 : static void quirk_dma_func1_alias(struct pci_dev *dev)
4115 : {
4116 0 : if (PCI_FUNC(dev->devfn) != 1)
4117 0 : pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1);
4118 0 : }
4119 :
4120 : /*
4121 : * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
4122 : * SKUs function 1 is present and is a legacy IDE controller, in other
4123 : * SKUs this function is not present, making this a ghost requester.
4124 : * https://bugzilla.kernel.org/show_bug.cgi?id=42679
4125 : */
4126 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
4127 : quirk_dma_func1_alias);
4128 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
4129 : quirk_dma_func1_alias);
4130 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c136 */
4131 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9125,
4132 : quirk_dma_func1_alias);
4133 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
4134 : quirk_dma_func1_alias);
4135 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
4136 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
4137 : quirk_dma_func1_alias);
4138 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
4139 : quirk_dma_func1_alias);
4140 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
4141 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
4142 : quirk_dma_func1_alias);
4143 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
4144 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
4145 : quirk_dma_func1_alias);
4146 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
4147 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
4148 : quirk_dma_func1_alias);
4149 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
4150 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
4151 : quirk_dma_func1_alias);
4152 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
4153 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
4154 : quirk_dma_func1_alias);
4155 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c135 */
4156 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9215,
4157 : quirk_dma_func1_alias);
4158 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
4159 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
4160 : quirk_dma_func1_alias);
4161 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
4162 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
4163 : quirk_dma_func1_alias);
4164 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
4165 : quirk_dma_func1_alias);
4166 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
4167 : quirk_dma_func1_alias);
4168 : /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
4169 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
4170 : PCI_DEVICE_ID_JMICRON_JMB388_ESD,
4171 : quirk_dma_func1_alias);
4172 : /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
4173 : DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
4174 : 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
4175 : quirk_dma_func1_alias);
4176 :
4177 : /*
4178 : * Some devices DMA with the wrong devfn, not just the wrong function.
4179 : * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
4180 : * the alias is "fixed" and independent of the device devfn.
4181 : *
4182 : * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
4183 : * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
4184 : * single device on the secondary bus. In reality, the single exposed
4185 : * device at 0e.0 is the Address Translation Unit (ATU) of the controller
4186 : * that provides a bridge to the internal bus of the I/O processor. The
4187 : * controller supports private devices, which can be hidden from PCI config
4188 : * space. In the case of the Adaptec 3405, a private device at 01.0
4189 : * appears to be the DMA engine, which therefore needs to become a DMA
4190 : * alias for the device.
4191 : */
4192 : static const struct pci_device_id fixed_dma_alias_tbl[] = {
4193 : { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4194 : PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
4195 : .driver_data = PCI_DEVFN(1, 0) },
4196 : { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4197 : PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
4198 : .driver_data = PCI_DEVFN(1, 0) },
4199 : { 0 }
4200 : };
4201 :
4202 0 : static void quirk_fixed_dma_alias(struct pci_dev *dev)
4203 : {
4204 : const struct pci_device_id *id;
4205 :
4206 0 : id = pci_match_id(fixed_dma_alias_tbl, dev);
4207 0 : if (id)
4208 0 : pci_add_dma_alias(dev, id->driver_data, 1);
4209 0 : }
4210 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
4211 :
4212 : /*
4213 : * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
4214 : * using the wrong DMA alias for the device. Some of these devices can be
4215 : * used as either forward or reverse bridges, so we need to test whether the
4216 : * device is operating in the correct mode. We could probably apply this
4217 : * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
4218 : * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
4219 : * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
4220 : */
4221 0 : static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
4222 : {
4223 0 : if (!pci_is_root_bus(pdev->bus) &&
4224 0 : pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4225 0 : !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
4226 0 : pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
4227 0 : pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
4228 0 : }
4229 : /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
4230 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
4231 : quirk_use_pcie_bridge_dma_alias);
4232 : /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
4233 : DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
4234 : /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
4235 : DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
4236 : /* ITE 8893 has the same problem as the 8892 */
4237 : DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
4238 : /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
4239 : DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
4240 :
4241 : /*
4242 : * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
4243 : * be added as aliases to the DMA device in order to allow buffer access
4244 : * when IOMMU is enabled. Following devfns have to match RIT-LUT table
4245 : * programmed in the EEPROM.
4246 : */
4247 0 : static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
4248 : {
4249 0 : pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1);
4250 0 : pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1);
4251 0 : pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1);
4252 0 : }
4253 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
4254 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
4255 :
4256 : /*
4257 : * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices
4258 : * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx).
4259 : *
4260 : * Similarly to MIC x200, we need to add DMA aliases to allow buffer access
4261 : * when IOMMU is enabled. These aliases allow computational unit access to
4262 : * host memory. These aliases mark the whole VCA device as one IOMMU
4263 : * group.
4264 : *
4265 : * All possible slot numbers (0x20) are used, since we are unable to tell
4266 : * what slot is used on other side. This quirk is intended for both host
4267 : * and computational unit sides. The VCA devices have up to five functions
4268 : * (four for DMA channels and one additional).
4269 : */
4270 0 : static void quirk_pex_vca_alias(struct pci_dev *pdev)
4271 : {
4272 0 : const unsigned int num_pci_slots = 0x20;
4273 : unsigned int slot;
4274 :
4275 0 : for (slot = 0; slot < num_pci_slots; slot++)
4276 0 : pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5);
4277 0 : }
4278 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias);
4279 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias);
4280 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias);
4281 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias);
4282 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias);
4283 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias);
4284 :
4285 : /*
4286 : * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4287 : * associated not at the root bus, but at a bridge below. This quirk avoids
4288 : * generating invalid DMA aliases.
4289 : */
4290 0 : static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4291 : {
4292 0 : pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4293 0 : }
4294 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4295 : quirk_bridge_cavm_thrx2_pcie_root);
4296 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4297 : quirk_bridge_cavm_thrx2_pcie_root);
4298 :
4299 : /*
4300 : * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4301 : * class code. Fix it.
4302 : */
4303 0 : static void quirk_tw686x_class(struct pci_dev *pdev)
4304 : {
4305 0 : u32 class = pdev->class;
4306 :
4307 : /* Use "Multimedia controller" class */
4308 0 : pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4309 0 : pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4310 : class, pdev->class);
4311 0 : }
4312 : DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
4313 : quirk_tw686x_class);
4314 : DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
4315 : quirk_tw686x_class);
4316 : DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
4317 : quirk_tw686x_class);
4318 : DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
4319 : quirk_tw686x_class);
4320 :
4321 : /*
4322 : * Some devices have problems with Transaction Layer Packets with the Relaxed
4323 : * Ordering Attribute set. Such devices should mark themselves and other
4324 : * device drivers should check before sending TLPs with RO set.
4325 : */
4326 0 : static void quirk_relaxedordering_disable(struct pci_dev *dev)
4327 : {
4328 0 : dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4329 0 : pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4330 0 : }
4331 :
4332 : /*
4333 : * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4334 : * Complex have a Flow Control Credit issue which can cause performance
4335 : * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4336 : */
4337 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4338 : quirk_relaxedordering_disable);
4339 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4340 : quirk_relaxedordering_disable);
4341 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4342 : quirk_relaxedordering_disable);
4343 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4344 : quirk_relaxedordering_disable);
4345 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4346 : quirk_relaxedordering_disable);
4347 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4348 : quirk_relaxedordering_disable);
4349 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4350 : quirk_relaxedordering_disable);
4351 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4352 : quirk_relaxedordering_disable);
4353 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4354 : quirk_relaxedordering_disable);
4355 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4356 : quirk_relaxedordering_disable);
4357 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4358 : quirk_relaxedordering_disable);
4359 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4360 : quirk_relaxedordering_disable);
4361 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4362 : quirk_relaxedordering_disable);
4363 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4364 : quirk_relaxedordering_disable);
4365 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4366 : quirk_relaxedordering_disable);
4367 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4368 : quirk_relaxedordering_disable);
4369 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4370 : quirk_relaxedordering_disable);
4371 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4372 : quirk_relaxedordering_disable);
4373 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4374 : quirk_relaxedordering_disable);
4375 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4376 : quirk_relaxedordering_disable);
4377 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4378 : quirk_relaxedordering_disable);
4379 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4380 : quirk_relaxedordering_disable);
4381 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4382 : quirk_relaxedordering_disable);
4383 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4384 : quirk_relaxedordering_disable);
4385 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4386 : quirk_relaxedordering_disable);
4387 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4388 : quirk_relaxedordering_disable);
4389 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4390 : quirk_relaxedordering_disable);
4391 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4392 : quirk_relaxedordering_disable);
4393 :
4394 : /*
4395 : * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
4396 : * where Upstream Transaction Layer Packets with the Relaxed Ordering
4397 : * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4398 : * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4399 : * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4400 : * November 10, 2010). As a result, on this platform we can't use Relaxed
4401 : * Ordering for Upstream TLPs.
4402 : */
4403 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4404 : quirk_relaxedordering_disable);
4405 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4406 : quirk_relaxedordering_disable);
4407 : DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4408 : quirk_relaxedordering_disable);
4409 :
4410 : /*
4411 : * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4412 : * values for the Attribute as were supplied in the header of the
4413 : * corresponding Request, except as explicitly allowed when IDO is used."
4414 : *
4415 : * If a non-compliant device generates a completion with a different
4416 : * attribute than the request, the receiver may accept it (which itself
4417 : * seems non-compliant based on sec 2.3.2), or it may handle it as a
4418 : * Malformed TLP or an Unexpected Completion, which will probably lead to a
4419 : * device access timeout.
4420 : *
4421 : * If the non-compliant device generates completions with zero attributes
4422 : * (instead of copying the attributes from the request), we can work around
4423 : * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4424 : * upstream devices so they always generate requests with zero attributes.
4425 : *
4426 : * This affects other devices under the same Root Port, but since these
4427 : * attributes are performance hints, there should be no functional problem.
4428 : *
4429 : * Note that Configuration Space accesses are never supposed to have TLP
4430 : * Attributes, so we're safe waiting till after any Configuration Space
4431 : * accesses to do the Root Port fixup.
4432 : */
4433 0 : static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4434 : {
4435 0 : struct pci_dev *root_port = pcie_find_root_port(pdev);
4436 :
4437 0 : if (!root_port) {
4438 0 : pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
4439 0 : return;
4440 : }
4441 :
4442 0 : pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4443 : dev_name(&pdev->dev));
4444 0 : pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4445 : PCI_EXP_DEVCTL_RELAX_EN |
4446 : PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4447 : }
4448 :
4449 : /*
4450 : * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4451 : * Completion it generates.
4452 : */
4453 0 : static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4454 : {
4455 : /*
4456 : * This mask/compare operation selects for Physical Function 4 on a
4457 : * T5. We only need to fix up the Root Port once for any of the
4458 : * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4459 : * 0x54xx so we use that one.
4460 : */
4461 0 : if ((pdev->device & 0xff00) == 0x5400)
4462 0 : quirk_disable_root_port_attributes(pdev);
4463 0 : }
4464 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4465 : quirk_chelsio_T5_disable_root_port_attributes);
4466 :
4467 : /*
4468 : * pci_acs_ctrl_enabled - compare desired ACS controls with those provided
4469 : * by a device
4470 : * @acs_ctrl_req: Bitmask of desired ACS controls
4471 : * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by
4472 : * the hardware design
4473 : *
4474 : * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included
4475 : * in @acs_ctrl_ena, i.e., the device provides all the access controls the
4476 : * caller desires. Return 0 otherwise.
4477 : */
4478 : static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena)
4479 : {
4480 0 : if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req)
4481 : return 1;
4482 : return 0;
4483 : }
4484 :
4485 : /*
4486 : * AMD has indicated that the devices below do not support peer-to-peer
4487 : * in any system where they are found in the southbridge with an AMD
4488 : * IOMMU in the system. Multifunction devices that do not support
4489 : * peer-to-peer between functions can claim to support a subset of ACS.
4490 : * Such devices effectively enable request redirect (RR) and completion
4491 : * redirect (CR) since all transactions are redirected to the upstream
4492 : * root complex.
4493 : *
4494 : * https://lore.kernel.org/r/201207111426.q6BEQTbh002928@mail.maya.org/
4495 : * https://lore.kernel.org/r/20120711165854.GM25282@amd.com/
4496 : * https://lore.kernel.org/r/20121005130857.GX4009@amd.com/
4497 : *
4498 : * 1002:4385 SBx00 SMBus Controller
4499 : * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4500 : * 1002:4383 SBx00 Azalia (Intel HDA)
4501 : * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4502 : * 1002:4384 SBx00 PCI to PCI Bridge
4503 : * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4504 : *
4505 : * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4506 : *
4507 : * 1022:780f [AMD] FCH PCI Bridge
4508 : * 1022:7809 [AMD] FCH USB OHCI Controller
4509 : */
4510 0 : static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4511 : {
4512 : #ifdef CONFIG_ACPI
4513 : struct acpi_table_header *header = NULL;
4514 : acpi_status status;
4515 :
4516 : /* Targeting multifunction devices on the SB (appears on root bus) */
4517 : if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4518 : return -ENODEV;
4519 :
4520 : /* The IVRS table describes the AMD IOMMU */
4521 : status = acpi_get_table("IVRS", 0, &header);
4522 : if (ACPI_FAILURE(status))
4523 : return -ENODEV;
4524 :
4525 : acpi_put_table(header);
4526 :
4527 : /* Filter out flags not applicable to multifunction */
4528 : acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4529 :
4530 : return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR);
4531 : #else
4532 0 : return -ENODEV;
4533 : #endif
4534 : }
4535 :
4536 : static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4537 : {
4538 0 : if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4539 : return false;
4540 :
4541 0 : switch (dev->device) {
4542 : /*
4543 : * Effectively selects all downstream ports for whole ThunderX1
4544 : * (which represents 8 SoCs).
4545 : */
4546 : case 0xa000 ... 0xa7ff: /* ThunderX1 */
4547 : case 0xaf84: /* ThunderX2 */
4548 : case 0xb884: /* ThunderX3 */
4549 : return true;
4550 : default:
4551 : return false;
4552 : }
4553 : }
4554 :
4555 0 : static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4556 : {
4557 0 : if (!pci_quirk_cavium_acs_match(dev))
4558 : return -ENOTTY;
4559 :
4560 : /*
4561 : * Cavium Root Ports don't advertise an ACS capability. However,
4562 : * the RTL internally implements similar protection as if ACS had
4563 : * Source Validation, Request Redirection, Completion Redirection,
4564 : * and Upstream Forwarding features enabled. Assert that the
4565 : * hardware implements and enables equivalent ACS functionality for
4566 : * these flags.
4567 : */
4568 : return pci_acs_ctrl_enabled(acs_flags,
4569 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4570 : }
4571 :
4572 0 : static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4573 : {
4574 : /*
4575 : * X-Gene Root Ports matching this quirk do not allow peer-to-peer
4576 : * transactions with others, allowing masking out these bits as if they
4577 : * were unimplemented in the ACS capability.
4578 : */
4579 0 : return pci_acs_ctrl_enabled(acs_flags,
4580 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4581 : }
4582 :
4583 : /*
4584 : * Many Zhaoxin Root Ports and Switch Downstream Ports have no ACS capability.
4585 : * But the implementation could block peer-to-peer transactions between them
4586 : * and provide ACS-like functionality.
4587 : */
4588 0 : static int pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev *dev, u16 acs_flags)
4589 : {
4590 0 : if (!pci_is_pcie(dev) ||
4591 0 : ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) &&
4592 0 : (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)))
4593 : return -ENOTTY;
4594 :
4595 0 : switch (dev->device) {
4596 : case 0x0710 ... 0x071e:
4597 : case 0x0721:
4598 : case 0x0723 ... 0x0732:
4599 : return pci_acs_ctrl_enabled(acs_flags,
4600 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4601 : }
4602 :
4603 : return false;
4604 : }
4605 :
4606 : /*
4607 : * Many Intel PCH Root Ports do provide ACS-like features to disable peer
4608 : * transactions and validate bus numbers in requests, but do not provide an
4609 : * actual PCIe ACS capability. This is the list of device IDs known to fall
4610 : * into that category as provided by Intel in Red Hat bugzilla 1037684.
4611 : */
4612 : static const u16 pci_quirk_intel_pch_acs_ids[] = {
4613 : /* Ibexpeak PCH */
4614 : 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4615 : 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4616 : /* Cougarpoint PCH */
4617 : 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4618 : 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4619 : /* Pantherpoint PCH */
4620 : 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4621 : 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4622 : /* Lynxpoint-H PCH */
4623 : 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4624 : 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4625 : /* Lynxpoint-LP PCH */
4626 : 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4627 : 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4628 : /* Wildcat PCH */
4629 : 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4630 : 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4631 : /* Patsburg (X79) PCH */
4632 : 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4633 : /* Wellsburg (X99) PCH */
4634 : 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4635 : 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4636 : /* Lynx Point (9 series) PCH */
4637 : 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4638 : };
4639 :
4640 : static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4641 : {
4642 : int i;
4643 :
4644 : /* Filter out a few obvious non-matches first */
4645 0 : if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4646 : return false;
4647 :
4648 0 : for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4649 0 : if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4650 : return true;
4651 :
4652 : return false;
4653 : }
4654 :
4655 0 : static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4656 : {
4657 0 : if (!pci_quirk_intel_pch_acs_match(dev))
4658 : return -ENOTTY;
4659 :
4660 0 : if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK)
4661 : return pci_acs_ctrl_enabled(acs_flags,
4662 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4663 :
4664 : return pci_acs_ctrl_enabled(acs_flags, 0);
4665 : }
4666 :
4667 : /*
4668 : * These QCOM Root Ports do provide ACS-like features to disable peer
4669 : * transactions and validate bus numbers in requests, but do not provide an
4670 : * actual PCIe ACS capability. Hardware supports source validation but it
4671 : * will report the issue as Completer Abort instead of ACS Violation.
4672 : * Hardware doesn't support peer-to-peer and each Root Port is a Root
4673 : * Complex with unique segment numbers. It is not possible for one Root
4674 : * Port to pass traffic to another Root Port. All PCIe transactions are
4675 : * terminated inside the Root Port.
4676 : */
4677 0 : static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4678 : {
4679 0 : return pci_acs_ctrl_enabled(acs_flags,
4680 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4681 : }
4682 :
4683 : /*
4684 : * Each of these NXP Root Ports is in a Root Complex with a unique segment
4685 : * number and does provide isolation features to disable peer transactions
4686 : * and validate bus numbers in requests, but does not provide an ACS
4687 : * capability.
4688 : */
4689 0 : static int pci_quirk_nxp_rp_acs(struct pci_dev *dev, u16 acs_flags)
4690 : {
4691 0 : return pci_acs_ctrl_enabled(acs_flags,
4692 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4693 : }
4694 :
4695 0 : static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags)
4696 : {
4697 0 : if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4698 : return -ENOTTY;
4699 :
4700 : /*
4701 : * Amazon's Annapurna Labs root ports don't include an ACS capability,
4702 : * but do include ACS-like functionality. The hardware doesn't support
4703 : * peer-to-peer transactions via the root port and each has a unique
4704 : * segment number.
4705 : *
4706 : * Additionally, the root ports cannot send traffic to each other.
4707 : */
4708 0 : acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4709 :
4710 0 : return acs_flags ? 0 : 1;
4711 : }
4712 :
4713 : /*
4714 : * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4715 : * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4716 : * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4717 : * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4718 : * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4719 : * control register is at offset 8 instead of 6 and we should probably use
4720 : * dword accesses to them. This applies to the following PCI Device IDs, as
4721 : * found in volume 1 of the datasheet[2]:
4722 : *
4723 : * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4724 : * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4725 : *
4726 : * N.B. This doesn't fix what lspci shows.
4727 : *
4728 : * The 100 series chipset specification update includes this as errata #23[3].
4729 : *
4730 : * The 200 series chipset (Union Point) has the same bug according to the
4731 : * specification update (Intel 200 Series Chipset Family Platform Controller
4732 : * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4733 : * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4734 : * chipset include:
4735 : *
4736 : * 0xa290-0xa29f PCI Express Root port #{0-16}
4737 : * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4738 : *
4739 : * Mobile chipsets are also affected, 7th & 8th Generation
4740 : * Specification update confirms ACS errata 22, status no fix: (7th Generation
4741 : * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4742 : * Processor Family I/O for U Quad Core Platforms Specification Update,
4743 : * August 2017, Revision 002, Document#: 334660-002)[6]
4744 : * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4745 : * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4746 : * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4747 : *
4748 : * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4749 : *
4750 : * [1] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4751 : * [2] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4752 : * [3] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4753 : * [4] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4754 : * [5] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4755 : * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4756 : * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
4757 : */
4758 0 : static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4759 : {
4760 0 : if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4761 : return false;
4762 :
4763 0 : switch (dev->device) {
4764 : case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4765 : case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4766 : case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
4767 : return true;
4768 : }
4769 :
4770 0 : return false;
4771 : }
4772 :
4773 : #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4774 :
4775 0 : static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4776 : {
4777 : int pos;
4778 : u32 cap, ctrl;
4779 :
4780 0 : if (!pci_quirk_intel_spt_pch_acs_match(dev))
4781 : return -ENOTTY;
4782 :
4783 0 : pos = dev->acs_cap;
4784 0 : if (!pos)
4785 : return -ENOTTY;
4786 :
4787 : /* see pci_acs_flags_enabled() */
4788 0 : pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4789 0 : acs_flags &= (cap | PCI_ACS_EC);
4790 :
4791 0 : pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4792 :
4793 0 : return pci_acs_ctrl_enabled(acs_flags, ctrl);
4794 : }
4795 :
4796 0 : static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
4797 : {
4798 : /*
4799 : * SV, TB, and UF are not relevant to multifunction endpoints.
4800 : *
4801 : * Multifunction devices are only required to implement RR, CR, and DT
4802 : * in their ACS capability if they support peer-to-peer transactions.
4803 : * Devices matching this quirk have been verified by the vendor to not
4804 : * perform peer-to-peer with other functions, allowing us to mask out
4805 : * these bits as if they were unimplemented in the ACS capability.
4806 : */
4807 0 : return pci_acs_ctrl_enabled(acs_flags,
4808 : PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4809 : PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4810 : }
4811 :
4812 0 : static int pci_quirk_rciep_acs(struct pci_dev *dev, u16 acs_flags)
4813 : {
4814 : /*
4815 : * Intel RCiEP's are required to allow p2p only on translated
4816 : * addresses. Refer to Intel VT-d specification, r3.1, sec 3.16,
4817 : * "Root-Complex Peer to Peer Considerations".
4818 : */
4819 0 : if (pci_pcie_type(dev) != PCI_EXP_TYPE_RC_END)
4820 : return -ENOTTY;
4821 :
4822 : return pci_acs_ctrl_enabled(acs_flags,
4823 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4824 : }
4825 :
4826 0 : static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags)
4827 : {
4828 : /*
4829 : * iProc PAXB Root Ports don't advertise an ACS capability, but
4830 : * they do not allow peer-to-peer transactions between Root Ports.
4831 : * Allow each Root Port to be in a separate IOMMU group by masking
4832 : * SV/RR/CR/UF bits.
4833 : */
4834 0 : return pci_acs_ctrl_enabled(acs_flags,
4835 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4836 : }
4837 :
4838 : /*
4839 : * Wangxun 10G/1G NICs have no ACS capability, and on multi-function
4840 : * devices, peer-to-peer transactions are not be used between the functions.
4841 : * So add an ACS quirk for below devices to isolate functions.
4842 : * SFxxx 1G NICs(em).
4843 : * RP1000/RP2000 10G NICs(sp).
4844 : */
4845 0 : static int pci_quirk_wangxun_nic_acs(struct pci_dev *dev, u16 acs_flags)
4846 : {
4847 0 : switch (dev->device) {
4848 : case 0x0100 ... 0x010F:
4849 : case 0x1001:
4850 : case 0x2001:
4851 : return pci_acs_ctrl_enabled(acs_flags,
4852 : PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4853 : }
4854 :
4855 : return false;
4856 : }
4857 :
4858 : static const struct pci_dev_acs_enabled {
4859 : u16 vendor;
4860 : u16 device;
4861 : int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4862 : } pci_dev_acs_enabled[] = {
4863 : { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4864 : { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4865 : { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4866 : { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4867 : { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4868 : { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
4869 : { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4870 : { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
4871 : { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4872 : { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
4873 : { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
4874 : { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4875 : { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4876 : { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4877 : { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4878 : { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4879 : { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4880 : { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4881 : { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4882 : { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4883 : { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4884 : { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4885 : { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4886 : { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4887 : { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4888 : { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4889 : { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4890 : { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4891 : { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4892 : { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4893 : { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
4894 : /* 82580 */
4895 : { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4896 : { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4897 : { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4898 : { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4899 : { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4900 : { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4901 : { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4902 : /* 82576 */
4903 : { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4904 : { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4905 : { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4906 : { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4907 : { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4908 : { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4909 : { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4910 : { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4911 : /* 82575 */
4912 : { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4913 : { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4914 : { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4915 : /* I350 */
4916 : { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4917 : { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4918 : { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4919 : { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4920 : /* 82571 (Quads omitted due to non-ACS switch) */
4921 : { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4922 : { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4923 : { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4924 : { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
4925 : /* I219 */
4926 : { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4927 : { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
4928 : { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_rciep_acs },
4929 : /* QCOM QDF2xxx root ports */
4930 : { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4931 : { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
4932 : /* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */
4933 : { PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs },
4934 : /* Intel PCH root ports */
4935 : { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
4936 : { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
4937 : { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4938 : { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
4939 : /* Cavium ThunderX */
4940 : { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
4941 : /* Cavium multi-function devices */
4942 : { PCI_VENDOR_ID_CAVIUM, 0xA026, pci_quirk_mf_endpoint_acs },
4943 : { PCI_VENDOR_ID_CAVIUM, 0xA059, pci_quirk_mf_endpoint_acs },
4944 : { PCI_VENDOR_ID_CAVIUM, 0xA060, pci_quirk_mf_endpoint_acs },
4945 : /* APM X-Gene */
4946 : { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
4947 : /* Ampere Computing */
4948 : { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4949 : { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4950 : { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4951 : { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4952 : { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4953 : { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
4954 : { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
4955 : { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
4956 : /* Broadcom multi-function device */
4957 : { PCI_VENDOR_ID_BROADCOM, 0x16D7, pci_quirk_mf_endpoint_acs },
4958 : { PCI_VENDOR_ID_BROADCOM, 0x1750, pci_quirk_mf_endpoint_acs },
4959 : { PCI_VENDOR_ID_BROADCOM, 0x1751, pci_quirk_mf_endpoint_acs },
4960 : { PCI_VENDOR_ID_BROADCOM, 0x1752, pci_quirk_mf_endpoint_acs },
4961 : { PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs },
4962 : /* Amazon Annapurna Labs */
4963 : { PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs },
4964 : /* Zhaoxin multi-function devices */
4965 : { PCI_VENDOR_ID_ZHAOXIN, 0x3038, pci_quirk_mf_endpoint_acs },
4966 : { PCI_VENDOR_ID_ZHAOXIN, 0x3104, pci_quirk_mf_endpoint_acs },
4967 : { PCI_VENDOR_ID_ZHAOXIN, 0x9083, pci_quirk_mf_endpoint_acs },
4968 : /* NXP root ports, xx=16, 12, or 08 cores */
4969 : /* LX2xx0A : without security features + CAN-FD */
4970 : { PCI_VENDOR_ID_NXP, 0x8d81, pci_quirk_nxp_rp_acs },
4971 : { PCI_VENDOR_ID_NXP, 0x8da1, pci_quirk_nxp_rp_acs },
4972 : { PCI_VENDOR_ID_NXP, 0x8d83, pci_quirk_nxp_rp_acs },
4973 : /* LX2xx0C : security features + CAN-FD */
4974 : { PCI_VENDOR_ID_NXP, 0x8d80, pci_quirk_nxp_rp_acs },
4975 : { PCI_VENDOR_ID_NXP, 0x8da0, pci_quirk_nxp_rp_acs },
4976 : { PCI_VENDOR_ID_NXP, 0x8d82, pci_quirk_nxp_rp_acs },
4977 : /* LX2xx0E : security features + CAN */
4978 : { PCI_VENDOR_ID_NXP, 0x8d90, pci_quirk_nxp_rp_acs },
4979 : { PCI_VENDOR_ID_NXP, 0x8db0, pci_quirk_nxp_rp_acs },
4980 : { PCI_VENDOR_ID_NXP, 0x8d92, pci_quirk_nxp_rp_acs },
4981 : /* LX2xx0N : without security features + CAN */
4982 : { PCI_VENDOR_ID_NXP, 0x8d91, pci_quirk_nxp_rp_acs },
4983 : { PCI_VENDOR_ID_NXP, 0x8db1, pci_quirk_nxp_rp_acs },
4984 : { PCI_VENDOR_ID_NXP, 0x8d93, pci_quirk_nxp_rp_acs },
4985 : /* LX2xx2A : without security features + CAN-FD */
4986 : { PCI_VENDOR_ID_NXP, 0x8d89, pci_quirk_nxp_rp_acs },
4987 : { PCI_VENDOR_ID_NXP, 0x8da9, pci_quirk_nxp_rp_acs },
4988 : { PCI_VENDOR_ID_NXP, 0x8d8b, pci_quirk_nxp_rp_acs },
4989 : /* LX2xx2C : security features + CAN-FD */
4990 : { PCI_VENDOR_ID_NXP, 0x8d88, pci_quirk_nxp_rp_acs },
4991 : { PCI_VENDOR_ID_NXP, 0x8da8, pci_quirk_nxp_rp_acs },
4992 : { PCI_VENDOR_ID_NXP, 0x8d8a, pci_quirk_nxp_rp_acs },
4993 : /* LX2xx2E : security features + CAN */
4994 : { PCI_VENDOR_ID_NXP, 0x8d98, pci_quirk_nxp_rp_acs },
4995 : { PCI_VENDOR_ID_NXP, 0x8db8, pci_quirk_nxp_rp_acs },
4996 : { PCI_VENDOR_ID_NXP, 0x8d9a, pci_quirk_nxp_rp_acs },
4997 : /* LX2xx2N : without security features + CAN */
4998 : { PCI_VENDOR_ID_NXP, 0x8d99, pci_quirk_nxp_rp_acs },
4999 : { PCI_VENDOR_ID_NXP, 0x8db9, pci_quirk_nxp_rp_acs },
5000 : { PCI_VENDOR_ID_NXP, 0x8d9b, pci_quirk_nxp_rp_acs },
5001 : /* Zhaoxin Root/Downstream Ports */
5002 : { PCI_VENDOR_ID_ZHAOXIN, PCI_ANY_ID, pci_quirk_zhaoxin_pcie_ports_acs },
5003 : /* Wangxun nics */
5004 : { PCI_VENDOR_ID_WANGXUN, PCI_ANY_ID, pci_quirk_wangxun_nic_acs },
5005 : { 0 }
5006 : };
5007 :
5008 : /*
5009 : * pci_dev_specific_acs_enabled - check whether device provides ACS controls
5010 : * @dev: PCI device
5011 : * @acs_flags: Bitmask of desired ACS controls
5012 : *
5013 : * Returns:
5014 : * -ENOTTY: No quirk applies to this device; we can't tell whether the
5015 : * device provides the desired controls
5016 : * 0: Device does not provide all the desired controls
5017 : * >0: Device provides all the controls in @acs_flags
5018 : */
5019 0 : int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
5020 : {
5021 : const struct pci_dev_acs_enabled *i;
5022 : int ret;
5023 :
5024 : /*
5025 : * Allow devices that do not expose standard PCIe ACS capabilities
5026 : * or control to indicate their support here. Multi-function express
5027 : * devices which do not allow internal peer-to-peer between functions,
5028 : * but do not implement PCIe ACS may wish to return true here.
5029 : */
5030 0 : for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
5031 0 : if ((i->vendor == dev->vendor ||
5032 0 : i->vendor == (u16)PCI_ANY_ID) &&
5033 0 : (i->device == dev->device ||
5034 : i->device == (u16)PCI_ANY_ID)) {
5035 0 : ret = i->acs_enabled(dev, acs_flags);
5036 0 : if (ret >= 0)
5037 : return ret;
5038 : }
5039 : }
5040 :
5041 : return -ENOTTY;
5042 : }
5043 :
5044 : /* Config space offset of Root Complex Base Address register */
5045 : #define INTEL_LPC_RCBA_REG 0xf0
5046 : /* 31:14 RCBA address */
5047 : #define INTEL_LPC_RCBA_MASK 0xffffc000
5048 : /* RCBA Enable */
5049 : #define INTEL_LPC_RCBA_ENABLE (1 << 0)
5050 :
5051 : /* Backbone Scratch Pad Register */
5052 : #define INTEL_BSPR_REG 0x1104
5053 : /* Backbone Peer Non-Posted Disable */
5054 : #define INTEL_BSPR_REG_BPNPD (1 << 8)
5055 : /* Backbone Peer Posted Disable */
5056 : #define INTEL_BSPR_REG_BPPD (1 << 9)
5057 :
5058 : /* Upstream Peer Decode Configuration Register */
5059 : #define INTEL_UPDCR_REG 0x1014
5060 : /* 5:0 Peer Decode Enable bits */
5061 : #define INTEL_UPDCR_REG_MASK 0x3f
5062 :
5063 0 : static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
5064 : {
5065 : u32 rcba, bspr, updcr;
5066 : void __iomem *rcba_mem;
5067 :
5068 : /*
5069 : * Read the RCBA register from the LPC (D31:F0). PCH root ports
5070 : * are D28:F* and therefore get probed before LPC, thus we can't
5071 : * use pci_get_slot()/pci_read_config_dword() here.
5072 : */
5073 0 : pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
5074 : INTEL_LPC_RCBA_REG, &rcba);
5075 0 : if (!(rcba & INTEL_LPC_RCBA_ENABLE))
5076 : return -EINVAL;
5077 :
5078 0 : rcba_mem = ioremap(rcba & INTEL_LPC_RCBA_MASK,
5079 : PAGE_ALIGN(INTEL_UPDCR_REG));
5080 0 : if (!rcba_mem)
5081 : return -ENOMEM;
5082 :
5083 : /*
5084 : * The BSPR can disallow peer cycles, but it's set by soft strap and
5085 : * therefore read-only. If both posted and non-posted peer cycles are
5086 : * disallowed, we're ok. If either are allowed, then we need to use
5087 : * the UPDCR to disable peer decodes for each port. This provides the
5088 : * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5089 : */
5090 0 : bspr = readl(rcba_mem + INTEL_BSPR_REG);
5091 0 : bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
5092 0 : if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
5093 0 : updcr = readl(rcba_mem + INTEL_UPDCR_REG);
5094 0 : if (updcr & INTEL_UPDCR_REG_MASK) {
5095 0 : pci_info(dev, "Disabling UPDCR peer decodes\n");
5096 0 : updcr &= ~INTEL_UPDCR_REG_MASK;
5097 0 : writel(updcr, rcba_mem + INTEL_UPDCR_REG);
5098 : }
5099 : }
5100 :
5101 0 : iounmap(rcba_mem);
5102 0 : return 0;
5103 : }
5104 :
5105 : /* Miscellaneous Port Configuration register */
5106 : #define INTEL_MPC_REG 0xd8
5107 : /* MPC: Invalid Receive Bus Number Check Enable */
5108 : #define INTEL_MPC_REG_IRBNCE (1 << 26)
5109 :
5110 0 : static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
5111 : {
5112 : u32 mpc;
5113 :
5114 : /*
5115 : * When enabled, the IRBNCE bit of the MPC register enables the
5116 : * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
5117 : * ensures that requester IDs fall within the bus number range
5118 : * of the bridge. Enable if not already.
5119 : */
5120 0 : pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
5121 0 : if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
5122 0 : pci_info(dev, "Enabling MPC IRBNCE\n");
5123 0 : mpc |= INTEL_MPC_REG_IRBNCE;
5124 0 : pci_write_config_word(dev, INTEL_MPC_REG, mpc);
5125 : }
5126 0 : }
5127 :
5128 : /*
5129 : * Currently this quirk does the equivalent of
5130 : * PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5131 : *
5132 : * TODO: This quirk also needs to do equivalent of PCI_ACS_TB,
5133 : * if dev->external_facing || dev->untrusted
5134 : */
5135 0 : static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
5136 : {
5137 0 : if (!pci_quirk_intel_pch_acs_match(dev))
5138 : return -ENOTTY;
5139 :
5140 0 : if (pci_quirk_enable_intel_lpc_acs(dev)) {
5141 0 : pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
5142 0 : return 0;
5143 : }
5144 :
5145 0 : pci_quirk_enable_intel_rp_mpc_acs(dev);
5146 :
5147 0 : dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
5148 :
5149 0 : pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
5150 :
5151 0 : return 0;
5152 : }
5153 :
5154 0 : static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
5155 : {
5156 : int pos;
5157 : u32 cap, ctrl;
5158 :
5159 0 : if (!pci_quirk_intel_spt_pch_acs_match(dev))
5160 : return -ENOTTY;
5161 :
5162 0 : pos = dev->acs_cap;
5163 0 : if (!pos)
5164 : return -ENOTTY;
5165 :
5166 0 : pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5167 0 : pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5168 :
5169 0 : ctrl |= (cap & PCI_ACS_SV);
5170 0 : ctrl |= (cap & PCI_ACS_RR);
5171 0 : ctrl |= (cap & PCI_ACS_CR);
5172 0 : ctrl |= (cap & PCI_ACS_UF);
5173 :
5174 0 : if (pci_ats_disabled() || dev->external_facing || dev->untrusted)
5175 0 : ctrl |= (cap & PCI_ACS_TB);
5176 :
5177 0 : pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5178 :
5179 0 : pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
5180 :
5181 0 : return 0;
5182 : }
5183 :
5184 0 : static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
5185 : {
5186 : int pos;
5187 : u32 cap, ctrl;
5188 :
5189 0 : if (!pci_quirk_intel_spt_pch_acs_match(dev))
5190 : return -ENOTTY;
5191 :
5192 0 : pos = dev->acs_cap;
5193 0 : if (!pos)
5194 : return -ENOTTY;
5195 :
5196 0 : pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5197 0 : pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5198 :
5199 0 : ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
5200 :
5201 0 : pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5202 :
5203 0 : pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
5204 :
5205 0 : return 0;
5206 : }
5207 :
5208 : static const struct pci_dev_acs_ops {
5209 : u16 vendor;
5210 : u16 device;
5211 : int (*enable_acs)(struct pci_dev *dev);
5212 : int (*disable_acs_redir)(struct pci_dev *dev);
5213 : } pci_dev_acs_ops[] = {
5214 : { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5215 : .enable_acs = pci_quirk_enable_intel_pch_acs,
5216 : },
5217 : { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5218 : .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
5219 : .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
5220 : },
5221 : };
5222 :
5223 0 : int pci_dev_specific_enable_acs(struct pci_dev *dev)
5224 : {
5225 : const struct pci_dev_acs_ops *p;
5226 : int i, ret;
5227 :
5228 0 : for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5229 0 : p = &pci_dev_acs_ops[i];
5230 0 : if ((p->vendor == dev->vendor ||
5231 0 : p->vendor == (u16)PCI_ANY_ID) &&
5232 0 : (p->device == dev->device ||
5233 0 : p->device == (u16)PCI_ANY_ID) &&
5234 0 : p->enable_acs) {
5235 0 : ret = p->enable_acs(dev);
5236 0 : if (ret >= 0)
5237 : return ret;
5238 : }
5239 : }
5240 :
5241 : return -ENOTTY;
5242 : }
5243 :
5244 0 : int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
5245 : {
5246 : const struct pci_dev_acs_ops *p;
5247 : int i, ret;
5248 :
5249 0 : for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5250 0 : p = &pci_dev_acs_ops[i];
5251 0 : if ((p->vendor == dev->vendor ||
5252 0 : p->vendor == (u16)PCI_ANY_ID) &&
5253 0 : (p->device == dev->device ||
5254 0 : p->device == (u16)PCI_ANY_ID) &&
5255 0 : p->disable_acs_redir) {
5256 0 : ret = p->disable_acs_redir(dev);
5257 0 : if (ret >= 0)
5258 : return ret;
5259 : }
5260 : }
5261 :
5262 : return -ENOTTY;
5263 : }
5264 :
5265 : /*
5266 : * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
5267 : * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
5268 : * Next Capability pointer in the MSI Capability Structure should point to
5269 : * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
5270 : * the list.
5271 : */
5272 0 : static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
5273 : {
5274 0 : int pos, i = 0;
5275 : u8 next_cap;
5276 : u16 reg16, *cap;
5277 : struct pci_cap_saved_state *state;
5278 :
5279 : /* Bail if the hardware bug is fixed */
5280 0 : if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
5281 0 : return;
5282 :
5283 : /* Bail if MSI Capability Structure is not found for some reason */
5284 0 : pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
5285 0 : if (!pos)
5286 : return;
5287 :
5288 : /*
5289 : * Bail if Next Capability pointer in the MSI Capability Structure
5290 : * is not the expected incorrect 0x00.
5291 : */
5292 0 : pci_read_config_byte(pdev, pos + 1, &next_cap);
5293 0 : if (next_cap)
5294 : return;
5295 :
5296 : /*
5297 : * PCIe Capability Structure is expected to be at 0x50 and should
5298 : * terminate the list (Next Capability pointer is 0x00). Verify
5299 : * Capability Id and Next Capability pointer is as expected.
5300 : * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
5301 : * to correctly set kernel data structures which have already been
5302 : * set incorrectly due to the hardware bug.
5303 : */
5304 0 : pos = 0x50;
5305 0 : pci_read_config_word(pdev, pos, ®16);
5306 0 : if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
5307 : u32 status;
5308 : #ifndef PCI_EXP_SAVE_REGS
5309 : #define PCI_EXP_SAVE_REGS 7
5310 : #endif
5311 0 : int size = PCI_EXP_SAVE_REGS * sizeof(u16);
5312 :
5313 0 : pdev->pcie_cap = pos;
5314 0 : pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16);
5315 0 : pdev->pcie_flags_reg = reg16;
5316 0 : pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16);
5317 0 : pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
5318 :
5319 0 : pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
5320 0 : if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
5321 0 : PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
5322 0 : pdev->cfg_size = PCI_CFG_SPACE_SIZE;
5323 :
5324 0 : if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
5325 0 : return;
5326 :
5327 : /* Save PCIe cap */
5328 0 : state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
5329 0 : if (!state)
5330 : return;
5331 :
5332 0 : state->cap.cap_nr = PCI_CAP_ID_EXP;
5333 0 : state->cap.cap_extended = 0;
5334 0 : state->cap.size = size;
5335 0 : cap = (u16 *)&state->cap.data[0];
5336 0 : pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
5337 0 : pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
5338 0 : pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
5339 0 : pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
5340 0 : pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
5341 0 : pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
5342 0 : pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
5343 0 : hlist_add_head(&state->next, &pdev->saved_cap_space);
5344 : }
5345 : }
5346 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
5347 :
5348 : /*
5349 : * FLR may cause the following to devices to hang:
5350 : *
5351 : * AMD Starship/Matisse HD Audio Controller 0x1487
5352 : * AMD Starship USB 3.0 Host Controller 0x148c
5353 : * AMD Matisse USB 3.0 Host Controller 0x149c
5354 : * Intel 82579LM Gigabit Ethernet Controller 0x1502
5355 : * Intel 82579V Gigabit Ethernet Controller 0x1503
5356 : *
5357 : */
5358 0 : static void quirk_no_flr(struct pci_dev *dev)
5359 : {
5360 0 : dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
5361 0 : }
5362 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1487, quirk_no_flr);
5363 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x148c, quirk_no_flr);
5364 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x149c, quirk_no_flr);
5365 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x7901, quirk_no_flr);
5366 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_no_flr);
5367 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_no_flr);
5368 :
5369 : /* FLR may cause the SolidRun SNET DPU (rev 0x1) to hang */
5370 0 : static void quirk_no_flr_snet(struct pci_dev *dev)
5371 : {
5372 0 : if (dev->revision == 0x1)
5373 : quirk_no_flr(dev);
5374 0 : }
5375 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLIDRUN, 0x1000, quirk_no_flr_snet);
5376 :
5377 0 : static void quirk_no_ext_tags(struct pci_dev *pdev)
5378 : {
5379 0 : struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
5380 :
5381 0 : if (!bridge)
5382 : return;
5383 :
5384 0 : bridge->no_ext_tags = 1;
5385 0 : pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
5386 :
5387 0 : pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
5388 : }
5389 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
5390 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
5391 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
5392 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
5393 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
5394 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
5395 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
5396 :
5397 : #ifdef CONFIG_PCI_ATS
5398 : /*
5399 : * Some devices require additional driver setup to enable ATS. Don't use
5400 : * ATS for those devices as ATS will be enabled before the driver has had a
5401 : * chance to load and configure the device.
5402 : */
5403 : static void quirk_amd_harvest_no_ats(struct pci_dev *pdev)
5404 : {
5405 : if (pdev->device == 0x15d8) {
5406 : if (pdev->revision == 0xcf &&
5407 : pdev->subsystem_vendor == 0xea50 &&
5408 : (pdev->subsystem_device == 0xce19 ||
5409 : pdev->subsystem_device == 0xcc10 ||
5410 : pdev->subsystem_device == 0xcc08))
5411 : goto no_ats;
5412 : else
5413 : return;
5414 : }
5415 :
5416 : no_ats:
5417 : pci_info(pdev, "disabling ATS\n");
5418 : pdev->ats_cap = 0;
5419 : }
5420 :
5421 : /* AMD Stoney platform GPU */
5422 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats);
5423 : /* AMD Iceland dGPU */
5424 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats);
5425 : /* AMD Navi10 dGPU */
5426 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7310, quirk_amd_harvest_no_ats);
5427 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7312, quirk_amd_harvest_no_ats);
5428 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7318, quirk_amd_harvest_no_ats);
5429 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7319, quirk_amd_harvest_no_ats);
5430 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x731a, quirk_amd_harvest_no_ats);
5431 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x731b, quirk_amd_harvest_no_ats);
5432 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x731e, quirk_amd_harvest_no_ats);
5433 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x731f, quirk_amd_harvest_no_ats);
5434 : /* AMD Navi14 dGPU */
5435 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats);
5436 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7341, quirk_amd_harvest_no_ats);
5437 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7347, quirk_amd_harvest_no_ats);
5438 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x734f, quirk_amd_harvest_no_ats);
5439 : /* AMD Raven platform iGPU */
5440 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x15d8, quirk_amd_harvest_no_ats);
5441 : #endif /* CONFIG_PCI_ATS */
5442 :
5443 : /* Freescale PCIe doesn't support MSI in RC mode */
5444 0 : static void quirk_fsl_no_msi(struct pci_dev *pdev)
5445 : {
5446 0 : if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
5447 0 : pdev->no_msi = 1;
5448 0 : }
5449 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
5450 :
5451 : /*
5452 : * Although not allowed by the spec, some multi-function devices have
5453 : * dependencies of one function (consumer) on another (supplier). For the
5454 : * consumer to work in D0, the supplier must also be in D0. Create a
5455 : * device link from the consumer to the supplier to enforce this
5456 : * dependency. Runtime PM is allowed by default on the consumer to prevent
5457 : * it from permanently keeping the supplier awake.
5458 : */
5459 0 : static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer,
5460 : unsigned int supplier, unsigned int class,
5461 : unsigned int class_shift)
5462 : {
5463 : struct pci_dev *supplier_pdev;
5464 :
5465 0 : if (PCI_FUNC(pdev->devfn) != consumer)
5466 : return;
5467 :
5468 0 : supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
5469 0 : pdev->bus->number,
5470 0 : PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier));
5471 0 : if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) {
5472 0 : pci_dev_put(supplier_pdev);
5473 0 : return;
5474 : }
5475 :
5476 0 : if (device_link_add(&pdev->dev, &supplier_pdev->dev,
5477 : DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
5478 0 : pci_info(pdev, "D0 power state depends on %s\n",
5479 : pci_name(supplier_pdev));
5480 : else
5481 0 : pci_err(pdev, "Cannot enforce power dependency on %s\n",
5482 : pci_name(supplier_pdev));
5483 :
5484 0 : pm_runtime_allow(&pdev->dev);
5485 0 : pci_dev_put(supplier_pdev);
5486 : }
5487 :
5488 : /*
5489 : * Create device link for GPUs with integrated HDA controller for streaming
5490 : * audio to attached displays.
5491 : */
5492 0 : static void quirk_gpu_hda(struct pci_dev *hda)
5493 : {
5494 0 : pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16);
5495 0 : }
5496 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5497 : PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5498 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
5499 : PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5500 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5501 : PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5502 :
5503 : /*
5504 : * Create device link for GPUs with integrated USB xHCI Host
5505 : * controller to VGA.
5506 : */
5507 0 : static void quirk_gpu_usb(struct pci_dev *usb)
5508 : {
5509 0 : pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16);
5510 0 : }
5511 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5512 : PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5513 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5514 : PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5515 :
5516 : /*
5517 : * Create device link for GPUs with integrated Type-C UCSI controller
5518 : * to VGA. Currently there is no class code defined for UCSI device over PCI
5519 : * so using UNKNOWN class for now and it will be updated when UCSI
5520 : * over PCI gets a class code.
5521 : */
5522 : #define PCI_CLASS_SERIAL_UNKNOWN 0x0c80
5523 0 : static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi)
5524 : {
5525 0 : pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16);
5526 0 : }
5527 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5528 : PCI_CLASS_SERIAL_UNKNOWN, 8,
5529 : quirk_gpu_usb_typec_ucsi);
5530 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5531 : PCI_CLASS_SERIAL_UNKNOWN, 8,
5532 : quirk_gpu_usb_typec_ucsi);
5533 :
5534 : /*
5535 : * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it
5536 : * disabled. https://devtalk.nvidia.com/default/topic/1024022
5537 : */
5538 0 : static void quirk_nvidia_hda(struct pci_dev *gpu)
5539 : {
5540 : u8 hdr_type;
5541 : u32 val;
5542 :
5543 : /* There was no integrated HDA controller before MCP89 */
5544 0 : if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M)
5545 0 : return;
5546 :
5547 : /* Bit 25 at offset 0x488 enables the HDA controller */
5548 0 : pci_read_config_dword(gpu, 0x488, &val);
5549 0 : if (val & BIT(25))
5550 : return;
5551 :
5552 0 : pci_info(gpu, "Enabling HDA controller\n");
5553 0 : pci_write_config_dword(gpu, 0x488, val | BIT(25));
5554 :
5555 : /* The GPU becomes a multi-function device when the HDA is enabled */
5556 0 : pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type);
5557 0 : gpu->multifunction = !!(hdr_type & 0x80);
5558 : }
5559 : DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5560 : PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5561 : DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5562 : PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5563 :
5564 : /*
5565 : * Some IDT switches incorrectly flag an ACS Source Validation error on
5566 : * completions for config read requests even though PCIe r4.0, sec
5567 : * 6.12.1.1, says that completions are never affected by ACS Source
5568 : * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
5569 : *
5570 : * Item #36 - Downstream port applies ACS Source Validation to Completions
5571 : * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
5572 : * completions are never affected by ACS Source Validation. However,
5573 : * completions received by a downstream port of the PCIe switch from a
5574 : * device that has not yet captured a PCIe bus number are incorrectly
5575 : * dropped by ACS Source Validation by the switch downstream port.
5576 : *
5577 : * The workaround suggested by IDT is to issue a config write to the
5578 : * downstream device before issuing the first config read. This allows the
5579 : * downstream device to capture its bus and device numbers (see PCIe r4.0,
5580 : * sec 2.2.9), thus avoiding the ACS error on the completion.
5581 : *
5582 : * However, we don't know when the device is ready to accept the config
5583 : * write, so we do config reads until we receive a non-Config Request Retry
5584 : * Status, then do the config write.
5585 : *
5586 : * To avoid hitting the erratum when doing the config reads, we disable ACS
5587 : * SV around this process.
5588 : */
5589 0 : int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
5590 : {
5591 : int pos;
5592 0 : u16 ctrl = 0;
5593 : bool found;
5594 0 : struct pci_dev *bridge = bus->self;
5595 :
5596 0 : pos = bridge->acs_cap;
5597 :
5598 : /* Disable ACS SV before initial config reads */
5599 0 : if (pos) {
5600 0 : pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
5601 0 : if (ctrl & PCI_ACS_SV)
5602 0 : pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
5603 : ctrl & ~PCI_ACS_SV);
5604 : }
5605 :
5606 0 : found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
5607 :
5608 : /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
5609 0 : if (found)
5610 0 : pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
5611 :
5612 : /* Re-enable ACS_SV if it was previously enabled */
5613 0 : if (ctrl & PCI_ACS_SV)
5614 0 : pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
5615 :
5616 0 : return found;
5617 : }
5618 :
5619 : /*
5620 : * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5621 : * NT endpoints via the internal switch fabric. These IDs replace the
5622 : * originating requestor ID TLPs which access host memory on peer NTB
5623 : * ports. Therefore, all proxy IDs must be aliased to the NTB device
5624 : * to permit access when the IOMMU is turned on.
5625 : */
5626 0 : static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
5627 : {
5628 : void __iomem *mmio;
5629 : struct ntb_info_regs __iomem *mmio_ntb;
5630 : struct ntb_ctrl_regs __iomem *mmio_ctrl;
5631 : u64 partition_map;
5632 : u8 partition;
5633 : int pp;
5634 :
5635 0 : if (pci_enable_device(pdev)) {
5636 0 : pci_err(pdev, "Cannot enable Switchtec device\n");
5637 0 : return;
5638 : }
5639 :
5640 0 : mmio = pci_iomap(pdev, 0, 0);
5641 0 : if (mmio == NULL) {
5642 0 : pci_disable_device(pdev);
5643 0 : pci_err(pdev, "Cannot iomap Switchtec device\n");
5644 0 : return;
5645 : }
5646 :
5647 0 : pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
5648 :
5649 0 : mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
5650 0 : mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
5651 :
5652 0 : partition = ioread8(&mmio_ntb->partition_id);
5653 :
5654 0 : partition_map = ioread32(&mmio_ntb->ep_map);
5655 0 : partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
5656 0 : partition_map &= ~(1ULL << partition);
5657 :
5658 0 : for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
5659 : struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
5660 0 : u32 table_sz = 0;
5661 : int te;
5662 :
5663 0 : if (!(partition_map & (1ULL << pp)))
5664 0 : continue;
5665 :
5666 : pci_dbg(pdev, "Processing partition %d\n", pp);
5667 :
5668 0 : mmio_peer_ctrl = &mmio_ctrl[pp];
5669 :
5670 0 : table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
5671 0 : if (!table_sz) {
5672 0 : pci_warn(pdev, "Partition %d table_sz 0\n", pp);
5673 0 : continue;
5674 : }
5675 :
5676 0 : if (table_sz > 512) {
5677 0 : pci_warn(pdev,
5678 : "Invalid Switchtec partition %d table_sz %d\n",
5679 : pp, table_sz);
5680 0 : continue;
5681 : }
5682 :
5683 0 : for (te = 0; te < table_sz; te++) {
5684 : u32 rid_entry;
5685 : u8 devfn;
5686 :
5687 0 : rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
5688 0 : devfn = (rid_entry >> 1) & 0xFF;
5689 : pci_dbg(pdev,
5690 : "Aliasing Partition %d Proxy ID %02x.%d\n",
5691 : pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
5692 0 : pci_add_dma_alias(pdev, devfn, 1);
5693 : }
5694 : }
5695 :
5696 0 : pci_iounmap(pdev, mmio);
5697 0 : pci_disable_device(pdev);
5698 : }
5699 : #define SWITCHTEC_QUIRK(vid) \
5700 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5701 : PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
5702 :
5703 : SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */
5704 : SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */
5705 : SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */
5706 : SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */
5707 : SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */
5708 : SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */
5709 : SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */
5710 : SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */
5711 : SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */
5712 : SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */
5713 : SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */
5714 : SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */
5715 : SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */
5716 : SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */
5717 : SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */
5718 : SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */
5719 : SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */
5720 : SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */
5721 : SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */
5722 : SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */
5723 : SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */
5724 : SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */
5725 : SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */
5726 : SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */
5727 : SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */
5728 : SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */
5729 : SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */
5730 : SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */
5731 : SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */
5732 : SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */
5733 : SWITCHTEC_QUIRK(0x4000); /* PFX 100XG4 */
5734 : SWITCHTEC_QUIRK(0x4084); /* PFX 84XG4 */
5735 : SWITCHTEC_QUIRK(0x4068); /* PFX 68XG4 */
5736 : SWITCHTEC_QUIRK(0x4052); /* PFX 52XG4 */
5737 : SWITCHTEC_QUIRK(0x4036); /* PFX 36XG4 */
5738 : SWITCHTEC_QUIRK(0x4028); /* PFX 28XG4 */
5739 : SWITCHTEC_QUIRK(0x4100); /* PSX 100XG4 */
5740 : SWITCHTEC_QUIRK(0x4184); /* PSX 84XG4 */
5741 : SWITCHTEC_QUIRK(0x4168); /* PSX 68XG4 */
5742 : SWITCHTEC_QUIRK(0x4152); /* PSX 52XG4 */
5743 : SWITCHTEC_QUIRK(0x4136); /* PSX 36XG4 */
5744 : SWITCHTEC_QUIRK(0x4128); /* PSX 28XG4 */
5745 : SWITCHTEC_QUIRK(0x4200); /* PAX 100XG4 */
5746 : SWITCHTEC_QUIRK(0x4284); /* PAX 84XG4 */
5747 : SWITCHTEC_QUIRK(0x4268); /* PAX 68XG4 */
5748 : SWITCHTEC_QUIRK(0x4252); /* PAX 52XG4 */
5749 : SWITCHTEC_QUIRK(0x4236); /* PAX 36XG4 */
5750 : SWITCHTEC_QUIRK(0x4228); /* PAX 28XG4 */
5751 : SWITCHTEC_QUIRK(0x4352); /* PFXA 52XG4 */
5752 : SWITCHTEC_QUIRK(0x4336); /* PFXA 36XG4 */
5753 : SWITCHTEC_QUIRK(0x4328); /* PFXA 28XG4 */
5754 : SWITCHTEC_QUIRK(0x4452); /* PSXA 52XG4 */
5755 : SWITCHTEC_QUIRK(0x4436); /* PSXA 36XG4 */
5756 : SWITCHTEC_QUIRK(0x4428); /* PSXA 28XG4 */
5757 : SWITCHTEC_QUIRK(0x4552); /* PAXA 52XG4 */
5758 : SWITCHTEC_QUIRK(0x4536); /* PAXA 36XG4 */
5759 : SWITCHTEC_QUIRK(0x4528); /* PAXA 28XG4 */
5760 :
5761 : /*
5762 : * The PLX NTB uses devfn proxy IDs to move TLPs between NT endpoints.
5763 : * These IDs are used to forward responses to the originator on the other
5764 : * side of the NTB. Alias all possible IDs to the NTB to permit access when
5765 : * the IOMMU is turned on.
5766 : */
5767 0 : static void quirk_plx_ntb_dma_alias(struct pci_dev *pdev)
5768 : {
5769 0 : pci_info(pdev, "Setting PLX NTB proxy ID aliases\n");
5770 : /* PLX NTB may use all 256 devfns */
5771 0 : pci_add_dma_alias(pdev, 0, 256);
5772 0 : }
5773 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b0, quirk_plx_ntb_dma_alias);
5774 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b1, quirk_plx_ntb_dma_alias);
5775 :
5776 : /*
5777 : * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does
5778 : * not always reset the secondary Nvidia GPU between reboots if the system
5779 : * is configured to use Hybrid Graphics mode. This results in the GPU
5780 : * being left in whatever state it was in during the *previous* boot, which
5781 : * causes spurious interrupts from the GPU, which in turn causes us to
5782 : * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly,
5783 : * this also completely breaks nouveau.
5784 : *
5785 : * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a
5786 : * clean state and fixes all these issues.
5787 : *
5788 : * When the machine is configured in Dedicated display mode, the issue
5789 : * doesn't occur. Fortunately the GPU advertises NoReset+ when in this
5790 : * mode, so we can detect that and avoid resetting it.
5791 : */
5792 0 : static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev)
5793 : {
5794 : void __iomem *map;
5795 : int ret;
5796 :
5797 0 : if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO ||
5798 0 : pdev->subsystem_device != 0x222e ||
5799 0 : !pci_reset_supported(pdev))
5800 : return;
5801 :
5802 0 : if (pci_enable_device_mem(pdev))
5803 : return;
5804 :
5805 : /*
5806 : * Based on nvkm_device_ctor() in
5807 : * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
5808 : */
5809 0 : map = pci_iomap(pdev, 0, 0x23000);
5810 0 : if (!map) {
5811 0 : pci_err(pdev, "Can't map MMIO space\n");
5812 0 : goto out_disable;
5813 : }
5814 :
5815 : /*
5816 : * Make sure the GPU looks like it's been POSTed before resetting
5817 : * it.
5818 : */
5819 0 : if (ioread32(map + 0x2240c) & 0x2) {
5820 0 : pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n");
5821 0 : ret = pci_reset_bus(pdev);
5822 0 : if (ret < 0)
5823 0 : pci_err(pdev, "Failed to reset GPU: %d\n", ret);
5824 : }
5825 :
5826 0 : iounmap(map);
5827 : out_disable:
5828 0 : pci_disable_device(pdev);
5829 : }
5830 : DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1,
5831 : PCI_CLASS_DISPLAY_VGA, 8,
5832 : quirk_reset_lenovo_thinkpad_p50_nvgpu);
5833 :
5834 : /*
5835 : * Device [1b21:2142]
5836 : * When in D0, PME# doesn't get asserted when plugging USB 3.0 device.
5837 : */
5838 0 : static void pci_fixup_no_d0_pme(struct pci_dev *dev)
5839 : {
5840 0 : pci_info(dev, "PME# does not work under D0, disabling it\n");
5841 0 : dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT);
5842 0 : }
5843 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme);
5844 :
5845 : /*
5846 : * Device 12d8:0x400e [OHCI] and 12d8:0x400f [EHCI]
5847 : *
5848 : * These devices advertise PME# support in all power states but don't
5849 : * reliably assert it.
5850 : *
5851 : * These devices also advertise MSI, but documentation (PI7C9X440SL.pdf)
5852 : * says "The MSI Function is not implemented on this device" in chapters
5853 : * 7.3.27, 7.3.29-7.3.31.
5854 : */
5855 0 : static void pci_fixup_no_msi_no_pme(struct pci_dev *dev)
5856 : {
5857 : #ifdef CONFIG_PCI_MSI
5858 0 : pci_info(dev, "MSI is not implemented on this device, disabling it\n");
5859 0 : dev->no_msi = 1;
5860 : #endif
5861 0 : pci_info(dev, "PME# is unreliable, disabling it\n");
5862 0 : dev->pme_support = 0;
5863 0 : }
5864 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400e, pci_fixup_no_msi_no_pme);
5865 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400f, pci_fixup_no_msi_no_pme);
5866 :
5867 0 : static void apex_pci_fixup_class(struct pci_dev *pdev)
5868 : {
5869 0 : pdev->class = (PCI_CLASS_SYSTEM_OTHER << 8) | pdev->class;
5870 0 : }
5871 : DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a,
5872 : PCI_CLASS_NOT_DEFINED, 8, apex_pci_fixup_class);
5873 :
5874 : /*
5875 : * Pericom PI7C9X2G404/PI7C9X2G304/PI7C9X2G303 switch erratum E5 -
5876 : * ACS P2P Request Redirect is not functional
5877 : *
5878 : * When ACS P2P Request Redirect is enabled and bandwidth is not balanced
5879 : * between upstream and downstream ports, packets are queued in an internal
5880 : * buffer until CPLD packet. The workaround is to use the switch in store and
5881 : * forward mode.
5882 : */
5883 : #define PI7C9X2Gxxx_MODE_REG 0x74
5884 : #define PI7C9X2Gxxx_STORE_FORWARD_MODE BIT(0)
5885 0 : static void pci_fixup_pericom_acs_store_forward(struct pci_dev *pdev)
5886 : {
5887 : struct pci_dev *upstream;
5888 : u16 val;
5889 :
5890 : /* Downstream ports only */
5891 0 : if (pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM)
5892 0 : return;
5893 :
5894 : /* Check for ACS P2P Request Redirect use */
5895 0 : if (!pdev->acs_cap)
5896 : return;
5897 0 : pci_read_config_word(pdev, pdev->acs_cap + PCI_ACS_CTRL, &val);
5898 0 : if (!(val & PCI_ACS_RR))
5899 : return;
5900 :
5901 0 : upstream = pci_upstream_bridge(pdev);
5902 0 : if (!upstream)
5903 : return;
5904 :
5905 0 : pci_read_config_word(upstream, PI7C9X2Gxxx_MODE_REG, &val);
5906 0 : if (!(val & PI7C9X2Gxxx_STORE_FORWARD_MODE)) {
5907 0 : pci_info(upstream, "Setting PI7C9X2Gxxx store-forward mode to avoid ACS erratum\n");
5908 0 : pci_write_config_word(upstream, PI7C9X2Gxxx_MODE_REG, val |
5909 : PI7C9X2Gxxx_STORE_FORWARD_MODE);
5910 : }
5911 : }
5912 : /*
5913 : * Apply fixup on enable and on resume, in order to apply the fix up whenever
5914 : * ACS configuration changes or switch mode is reset
5915 : */
5916 : DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_PERICOM, 0x2404,
5917 : pci_fixup_pericom_acs_store_forward);
5918 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_PERICOM, 0x2404,
5919 : pci_fixup_pericom_acs_store_forward);
5920 : DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_PERICOM, 0x2304,
5921 : pci_fixup_pericom_acs_store_forward);
5922 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_PERICOM, 0x2304,
5923 : pci_fixup_pericom_acs_store_forward);
5924 : DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_PERICOM, 0x2303,
5925 : pci_fixup_pericom_acs_store_forward);
5926 : DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_PERICOM, 0x2303,
5927 : pci_fixup_pericom_acs_store_forward);
5928 :
5929 0 : static void nvidia_ion_ahci_fixup(struct pci_dev *pdev)
5930 : {
5931 0 : pdev->dev_flags |= PCI_DEV_FLAGS_HAS_MSI_MASKING;
5932 0 : }
5933 : DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0ab8, nvidia_ion_ahci_fixup);
5934 :
5935 0 : static void rom_bar_overlap_defect(struct pci_dev *dev)
5936 : {
5937 0 : pci_info(dev, "working around ROM BAR overlap defect\n");
5938 0 : dev->rom_bar_overlap = 1;
5939 0 : }
5940 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1533, rom_bar_overlap_defect);
5941 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1536, rom_bar_overlap_defect);
5942 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1537, rom_bar_overlap_defect);
5943 : DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1538, rom_bar_overlap_defect);
5944 :
5945 : #ifdef CONFIG_PCIEASPM
5946 : /*
5947 : * Several Intel DG2 graphics devices advertise that they can only tolerate
5948 : * 1us latency when transitioning from L1 to L0, which may prevent ASPM L1
5949 : * from being enabled. But in fact these devices can tolerate unlimited
5950 : * latency. Override their Device Capabilities value to allow ASPM L1 to
5951 : * be enabled.
5952 : */
5953 0 : static void aspm_l1_acceptable_latency(struct pci_dev *dev)
5954 : {
5955 0 : u32 l1_lat = FIELD_GET(PCI_EXP_DEVCAP_L1, dev->devcap);
5956 :
5957 0 : if (l1_lat < 7) {
5958 0 : dev->devcap |= FIELD_PREP(PCI_EXP_DEVCAP_L1, 7);
5959 0 : pci_info(dev, "ASPM: overriding L1 acceptable latency from %#x to 0x7\n",
5960 : l1_lat);
5961 : }
5962 0 : }
5963 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f80, aspm_l1_acceptable_latency);
5964 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f81, aspm_l1_acceptable_latency);
5965 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f82, aspm_l1_acceptable_latency);
5966 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f83, aspm_l1_acceptable_latency);
5967 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f84, aspm_l1_acceptable_latency);
5968 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f85, aspm_l1_acceptable_latency);
5969 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f86, aspm_l1_acceptable_latency);
5970 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f87, aspm_l1_acceptable_latency);
5971 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x4f88, aspm_l1_acceptable_latency);
5972 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x5690, aspm_l1_acceptable_latency);
5973 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x5691, aspm_l1_acceptable_latency);
5974 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x5692, aspm_l1_acceptable_latency);
5975 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x5693, aspm_l1_acceptable_latency);
5976 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x5694, aspm_l1_acceptable_latency);
5977 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x5695, aspm_l1_acceptable_latency);
5978 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56a0, aspm_l1_acceptable_latency);
5979 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56a1, aspm_l1_acceptable_latency);
5980 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56a2, aspm_l1_acceptable_latency);
5981 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56a3, aspm_l1_acceptable_latency);
5982 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56a4, aspm_l1_acceptable_latency);
5983 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56a5, aspm_l1_acceptable_latency);
5984 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56a6, aspm_l1_acceptable_latency);
5985 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56b0, aspm_l1_acceptable_latency);
5986 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56b1, aspm_l1_acceptable_latency);
5987 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56c0, aspm_l1_acceptable_latency);
5988 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x56c1, aspm_l1_acceptable_latency);
5989 : #endif
5990 :
5991 : #ifdef CONFIG_PCIE_DPC
5992 : /*
5993 : * Intel Tiger Lake and Alder Lake BIOS has a bug that clears the DPC
5994 : * RP PIO Log Size of the integrated Thunderbolt PCIe Root Ports.
5995 : */
5996 : static void dpc_log_size(struct pci_dev *dev)
5997 : {
5998 : u16 dpc, val;
5999 :
6000 : dpc = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DPC);
6001 : if (!dpc)
6002 : return;
6003 :
6004 : pci_read_config_word(dev, dpc + PCI_EXP_DPC_CAP, &val);
6005 : if (!(val & PCI_EXP_DPC_CAP_RP_EXT))
6006 : return;
6007 :
6008 : if (!((val & PCI_EXP_DPC_RP_PIO_LOG_SIZE) >> 8)) {
6009 : pci_info(dev, "Overriding RP PIO Log Size to 4\n");
6010 : dev->dpc_rp_log_size = 4;
6011 : }
6012 : }
6013 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x461f, dpc_log_size);
6014 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x462f, dpc_log_size);
6015 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x463f, dpc_log_size);
6016 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x466e, dpc_log_size);
6017 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x9a23, dpc_log_size);
6018 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x9a25, dpc_log_size);
6019 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x9a27, dpc_log_size);
6020 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x9a29, dpc_log_size);
6021 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x9a2b, dpc_log_size);
6022 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x9a2d, dpc_log_size);
6023 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x9a2f, dpc_log_size);
6024 : DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x9a31, dpc_log_size);
6025 : #endif
|